专利摘要:
In forming a semiconductor device in which an electrically conductive substrate is covered with a dielectric layer by the following steps, form a trench with a trench line on top and a contact hole on the bottom in the dielectric layer with the overall trench reaching down to the substrate. Preclean the trench. Form a tantalum film over the dielectric layer including the trench walls, covering the exposed the substrate surface. Fill grain boundaries of the tantalum film with at least one of tantalum oxide and tantalum nitride forming a filled tantalum film. Form a redeposited tantalum layer above the filled tantalum film. Form a copper seed film above the redeposited tantalum film. Plate the device filling the trench with a plated bulk copper layer on the seed film. Planarize the device to expose the top surface of the dielectric layer, removing surplus portions of the filled tantalum film, the copper seed film, and the bulk copper layer. The filled tantalum film is formed by exposing the tantalum to air under STP atmospheric conditions or by exposure to a nitrous oxide (N2O) gas in a plasma at a temperature of about 400° C.
公开号:US20010007374A1
申请号:US09/785,106
申请日:2001-02-20
公开日:2001-07-12
发明作者:Chung-Shi Liu;Shau-Lin Shue;Chen-Hua Yu
申请人:Taiwan Semiconductor Manufacturing Co TSMC Ltd;
IPC主号:H01L21-76856
专利说明:
[0001] 1. Field of the Invention [0001]
[0002] This invention relates to semiconductor devices and more particularly to diffusion barriers for conductors. [0002]
[0003] 2. Description of Related Art [0003]
[0004] U.S. Pat. No. 5,714,418 of Bai et al. for “Diffusion Barrier for Electrical Interconnects in an Integrated Circuit” discloses a bi-layer barrier for a copper interconnect using titanium/tantalum (Ti/Ta) or tantalum nitride (TaN). [0004]
[0005] U.S. Pat. No. [0005] 5,668,054 of Sun et al. for “Process for Fabricating Tantalum Nitride Diffusion Barrier for Copper Metallization” shows a tantalum nitride (TaN) diffusing barrier for a copper interconnect.
[0006] U.S. Pat. No. 4,931,410 of Tokunaga et al. for “Process for Producing Semiconductor Integrated Circuit Device Having Copper Interconnections and/or Wirings, and Device Produced” shows a copper (Cu) wire interconnect process. [0006]
[0007] U.S. Pat. No. 5,674,787 of Zhoa et al. for “Selective Electroless Copper Deposited Interconnect Plugs for ULSI Applications” mentions a tantalum barrier for a copper interconnect. See col. [0007] 5. SUMMARY OF THE INVENTION
[0008] This invention provides a Ta barrier layer and filling/stuffing process for a Cu interconnect process. [0008]
[0009] Before deposition of a copper interconnect conductor tantalum (Ta) is deposited. Next the initial tantalum film is filled, i.e. stuffed with an oxide and/or a nitride to form an enhanced tantalum (Ta) barrier layer by exposure to room temperature atmospheric air or exposure to a nitrous oxide (N[0009] 2O) gas in a plasma to improve barrier properties. This improves the barrier properties of the tantalum (Ta) by the oxygen (O2) gas or N2O to fill or stuff the grain boundaries of the tantalum metal film. The tantalum film can be filled with oxygen and/or nitrogen preferably at about 600° C. or in a plasma at a lower temperature of about 400° C. The filled tantalum film can be formed by exposure to a nitrous oxide (N2O) gas in a plasma at a temperature of about 400° C. Next, the filled tantalum film is coated with a redeposited tantalum layer. This simultaneously avoids degrading of the adhesion between the tantalum (Ta) the copper (Cu) layers which are added on top of the refilled tantalum layer.
[0010] In accordance with this invention, a method is provided for forming a semiconductor device in which an electrically conductive substrate is covered with a dielectric layer by the following steps. Form a trench in the dielectric layer reaching down to expose a portion of the substrate, the trench having walls. The trench is precleaned prior to forming the tantalum film. Form a tantalum film superjacent to the dielectric layer including the walls and covering the portion of the substrate. Fill the tantalum film by oxidizing to form at least one of tantalum oxide and tantalum nitride forming a filled tantalum film. After filling the tantalum film a redeposited tantalum layer is formed superjacent to the filled tantalum film. Form a copper seed film superjacent to the redeposited tantalum film. Plate the device filling the trench with a plated bulk copper layer superjacent to the copper seed film. Planarize the device to expose the top surface of the dielectric layer, removing surplus portions of the filled tantalum film, the copper seed film, and the bulk copper layer. Preferably, the filled tantalum film is formed by exposing the tantalum to air under STP atmospheric conditions; or the filled tantalum film is formed by exposure to a nitrous oxide (N[0010] 2O) gas in a plasma at a temperature of about 600° C.
[0011] In accordance with another aspect of this invention, a semiconductor device has an electrically conductive substrate is covered with a dielectric layer with a trench formed therein reaching down to expose a portion of the substrate. The trench was precleaned prior to forming a tantalum film which is over the dielectric layer including the walls and covering the portion of the substrate. The tantalum film has grain boundaries filled with at least one of tantalum oxide and tantalum nitride forming a filled tantalum film. There are a redeposited tantalum layer over the filled tantalum film and a copper seed film over the redeposited tantalum film. The trench is filled with a plated bulk copper layer over the copper seed film, and the device is planarized to expose the top surface of the dielectric layer, after removal of surplus portions of the filled tantalum film, the copper seed film, and the bulk copper layer. Preferably, the filled tantalum film was exposed to air under STP atmospheric conditions or to a nitrous oxide (N[0011] 2O) gas in a plasma at a temperature of about 600° C. BRIEF DESCRIPTION OF THE DRAWINGS
[0012] The foregoing and other aspects and advantages of this invention are explained and described below with reference to the accompanying drawings, in which: [0012]
[0013] FIGS. [0013] 1A-1E show a sectional view of a portion of a semiconductor device in accordance with this invention being manufactured in accordance with this invention. DESCRIPTION OF THE PREFERRED EMBODIMENT
[0014] FIG. 1A shows a sectional view of a portion of a semiconductor device [0014] 10 with a substrate 12 formed of a silicide of (Ta, W, Ti, etc.) or a metal layer. Above the substrate layer 12, an InterLevel Dielectric (ILD) or Inter Metal Dielectric (IMD) dielectric layer 16 has been formed and a dual damascene trench 22A including a space for a trench line 22L and a contact hole 22V (via hole) has been formed, preferably by etching with a photolithographically (with a photoresist mask which has been stripped away) in the top surface of the dielectric layer 16. The dual damascene trench 22A extends down through trench line 22L and contact hole 22V until trench 22A reaches down to the top surface of the substrate 12 of silicide or metal removing a modest amount of the surface of layer 12 in the process of forming the hole 22A by etching or otherwise.
[0015] FIG. 1B shows the device [0015] 10 of FIG. 1A after precleaning the device by Argon sputtering, followed by formation of a thin tantalum barrier film 20, superjacent to device 10 forming a narrower and shallower trench 22B by covering the surface of dielectric layer 16, as well as the sidewalls of trench 22A in FIG. 1A and the exposed surface of substrate 12 at the bottom of trench 22A within the barrier layer 20. Film 20 has a thickness from about 20 Å to about 500 Å and film 20 is deposited by a process such as PVD (Physical Vapor Deposition). Trench line 22L and contact hole 22V have been reduced by the thickness of film 20 to comprise trench line 22LB and contact hole 22VB.
[0016] FIG. 1C shows the device [0016] 10 of FIG. 1B after exposure of the device 10 to air to cause oxygen gas (O2) to fill, i.e. stuff, the tantalum film 20 in trench 22B and elsewhere to form a stuffed/oxidized tantalum film 20′ lining the trench 22C formed from trench 22B. The stuffing occurs at STP (Room temperature and atmospheric pressure). Alternatively, the tantalum film 20′ is stuffed with oxygen and/or nitrogen preferably at about 600° C. or in a plasma at a lower temperature of about 400° C. For example, the filled tantalum film can be formed by exposure to a nitrous oxide (N2O) gas in a plasma at a temperature of about 400° C. During the stuffing process, the grain boundaries or interstices in the tantalum film 20′ are filled with atoms of the stuffing oxygen which forms tantalum oxide which fills the grain boundaries/interstices of the tantalum metal lattice structure with tantalum oxide and additional tantalum oxide is formed on the surface of tantalum film 20. Since the stuffed gas simply fills the interstices in the film 20′, the dimensions of the trench 22C are substantially the same as the trench 22B of FIG. 1B. See Sinke et al., Appl. Phys. Lett., Vol. 47, No. 5 (1985) p. 471 et seq. Trench line 22LB and contact hole 22VB have been replaced by the trench line 22LC and contact hole 22VC with the dimensions of the corresponding portions of trench hole 22C.
[0017] FIG. 1D shows the device [0017] 10 of FIG. 1C after trench 22C has been filled with a redeposited tantalum layer 26 formed over stuffed tantalum film 20′ and a copper seed film 27 formed over the redeposited tantalum layer 26 which leaves a shallower and narrower trench 22D when compared with trench 22C in FIG. 1C. The redeposited tantalum layer 26 is formed to improve the adhesion/barrier functions of the stuffed tantalum film 20′. The copper seed film 27 is provided to enhance plating of copper in the next step shown in FIG. 1E. Trench line 22LC and contact hole 22VC have been reduced by the thickness of films 26 and 27 to comprise trench line 22LD and contact hole 22VD.
[0018] Tantalum layer [0018] 26 has a thickness from about 20 Å to about 500 Å; and tantalum layer 26 is deposited by a process such as PVD.
[0019] Copper seed film [0019] 27 has a thickness from about 500 Å to about 2,500 Å and copper seed film 27 is deposited by a process such as CVD, LPCVD, PECVD, evaporation, or PVD.
[0020] FIG. 1E shows the device [0020] 10 of FIG. 1D after a process of plating by ECD (ElectroChemical Deposition).
[0021] The result of the plating step is overplating of the trench [0021] 22D in FIG. 1D with copper layer 28P. The seed film 27 has been merged with the bulk copper layer 28P and is no longer shown in the drawings for that reason.
[0022] The layer [0022] 28P can be deposited by another process such as electroless plating, CVD or PVD (high temperature with reflow, as is done with a conventional hot-Al process.)
[0023] The result is that the copper plug or interconnect line [0023] 28 connects to the silicide or metal layer.
[0024] FIG. 1F shows the device [0024] 10 of FIG. 1E after a process of CMP (Chemical Mechanical Polishing or Planarization) which smooths the surface of device 10 so that the copper layer 28 in the trench 22D is flush with the surface of the ILD/IMD layer 16 as well as the layers 20′/26 after removal of the layer 28P of FIG. 1E.
[0025] While this invention has been described in terms of the above specific embodiment(s), those skilled in the art will recognize that the invention can be practiced with modifications within the spirit and scope of the appended claims, i.e. that changes can be made in form and detail, without departing from the spirit and scope of the invention. Accordingly all such changes come within the purview of the present invention and the invention encompasses the subject matter of the claims which follow. [0025]
权利要求:
Claims (20)
[1" id="US-20010007374-A1-CLM-00001] 1. A method of forming a semiconductor device in which an electrically conductive substrate is covered with a dielectric layer comprising:
forming a trench for a dual damascene structure comprising a trench line space and a contact hole in said dielectric layer, said trench reaching down to expose a portion of said substrate, said trench having walls,
forming a tantalum film superjacent to said dielectric layer including said walls and covering said portion of said substrate,
filling grain boundaries of said tantalum film with at least one of tantalum oxide and tantalum nitride forming a filled tantalum film,
forming a copper seed film above said filled tantalum film,
plating said device filling said trench with a plated bulk copper layer superjacent to said copper seed film, and
planarizing said device to expose the top surface of said dielectric layer, removing surplus portions of said filled tantalum film, said copper seed film, and said bulk copper layer.
[2" id="US-20010007374-A1-CLM-00002] 2. A method in accordance with
claim 1 wherein:
said filled tantalum film is formed by exposing said tantalum to air under STP atmospheric conditions.
[3" id="US-20010007374-A1-CLM-00003] 3. A method in accordance with
claim 1 wherein:
said filled tantalum film is formed by exposure to a nitrous oxide (N2O) gas in a plasma at a temperature of about 400° C.
[4" id="US-20010007374-A1-CLM-00004] 4. A method in accordance with
claim 1 wherein:
said trench is precleaned prior to forming said tantalum film.
[5" id="US-20010007374-A1-CLM-00005] 5. A method in accordance with
claim 1 wherein:
after filling said tantalum film, form a redeposited tantalum layer superjacent to said filled tantalum film.
[6" id="US-20010007374-A1-CLM-00006] 6. A method in accordance with
claim 1 wherein:
said trench is precleaned prior to forming said tantalum film, and
after filling said tantalum film, form a redeposited tantalum layer superjacent to said filled tantalum film.
[7" id="US-20010007374-A1-CLM-00007] 7. A method in accordance with
claim 1 wherein:
said trench is precleaned prior to forming said tantalum film,
said filled tantalum film is formed by exposing said tantalum to air under STP atmospheric conditions, and
after filling said tantalum film, form a redeposited tantalum layer superjacent to said filled tantalum film.
[8" id="US-20010007374-A1-CLM-00008] 8. A method in accordance with
claim 1 wherein:
said trench is precleaned prior to forming said tantalum film,
said filled tantalum film is formed by exposure to a nitrous oxide (N2O) gas in a plasma at a temperature of about 400° C., and
after filling said tantalum film, form a redeposited tantalum layer superjacent to said filled tantalum film.
[9" id="US-20010007374-A1-CLM-00009] 9. A method of forming a semiconductor device in which an electrically conductive substrate is covered with a dielectric layer comprising:
forming a trench in said dielectric layer comprising a dual damascene structure with a trench line space stacked above a contact hole in said dielectric layer, said trench reaching down to expose a portion of said substrate, said trench having walls,
said trench is precleaned prior to forming said tantalum film,
forming a tantalum film superjacent to said dielectric layer including said walls and covering said portion of said substrate,
filling grain boundaries of said tantalum film with at least one of tantalum oxide and tantalum nitride forming a filled tantalum film,
after filling said tantalum film, forming a redeposited tantalum layer superjacent to said filled tantalum film,
forming a copper seed film superjacent to said redeposited tantalum film,
plating said device filling said trench with a plated bulk copper layer superjacent to said copper seed film, and
planarizing said device to expose the top surface of said dielectric layer, removing surplus portions of said filled tantalum film, said copper seed film, and said bulk copper layer.
[10" id="US-20010007374-A1-CLM-00010] 10. A method in accordance with
claim 9 wherein:
said filled tantalum film is formed by exposing said tantalum to air under STP atmospheric conditions.
[11" id="US-20010007374-A1-CLM-00011] 11. A method in accordance with
claim 9 wherein:
said filled tantalum film is formed by exposure to a nitrous oxide (N2O) gas in a plasma at a temperature of about 400° C.
[12" id="US-20010007374-A1-CLM-00012] 12. A semiconductor device in which an electrically conductive substrate is covered with a dielectric layer comprising:
a trench with a dual damascene structure comprising a trench line space stacked above a contact hole in said dielectric layer, said trench reaching down to expose a portion of said substrate, said trench having walls,
a tantalum film is superjacent to said dielectric layer including said walls and covering said portion of said substrate,
grain boundaries of said tantalum film having been filled with at least one of tantalum oxide and tantalum nitride forming a filled tantalum film,
a copper seed film above said filled tantalum film,
a bulk copper layer superjacent to said copper seed film, and
said device planarized to expose the top surface of said dielectric layer, with surplus portions of said filled tantalum film, said copper seed film, and said bulk copper layer removed.
[13" id="US-20010007374-A1-CLM-00013] 13. A device in accordance with
claim 12 wherein:
said trench was precleaned prior to forming said tantalum film.
[14" id="US-20010007374-A1-CLM-00014] 14. A device in accordance with
claim 12 wherein:
a redeposited tantalum layer is superjacent to said filled tantalum film.
[15" id="US-20010007374-A1-CLM-00015] 15. A device in accordance with
claim 12 wherein:
said trench was precleaned prior to forming said tantalum film, and
a redeposited tantalum layer is superjacent to said filled tantalum film.
[16" id="US-20010007374-A1-CLM-00016] 16. A device in accordance with
claim 12 wherein:
said trench was precleaned prior to forming said tantalum film,
said filled tantalum film was formed by exposing said tantalum to air under STP atmospheric conditions, and
a redeposited tantalum layer is superjacent to said filled tantalum film.
[17" id="US-20010007374-A1-CLM-00017] 17. A device in accordance with
claim 12 wherein:
said trench was precleaned prior to forming said tantalum film,
a redeposited tantalum layer is superjacent to said filled tantalum film.
[18" id="US-20010007374-A1-CLM-00018] 18. A semiconductor device in which an electrically conductive substrate is covered with a dielectric layer comprising:
a trench in said dielectric layer reaching down to expose a portion of said substrate, said trench having walls,
said trench was precleaned prior to forming said tantalum film,
a tantalum film superjacent to said dielectric layer including said walls and covering said portion of said substrate,
said tantalum film having grain boundaries having been filled with at least one of tantalum oxide and tantalum nitride forming a filled tantalum film,
a redeposited tantalum layer superjacent to said filled tantalum film,
a copper seed film superjacent to said redeposited tantalum film,
said trench filled with a plated bulk copper layer superjacent to said copper seed film, and
said device planarized to expose the top surface of said dielectric layer, after removal of surplus portions of said filled tantalum film, said copper seed film, and said bulk copper layer.
[19" id="US-20010007374-A1-CLM-00019] 19. A device in accordance with
claim 18 wherein:
said filled tantalum film was exposed to air under STP atmospheric conditions.
[20" id="US-20010007374-A1-CLM-00020] 20. A device in accordance with
claim 18 wherein:
said filled tantalum film was exposed to a nitrous oxide (N2O) gas in a plasma at a temperature of about 400° C.
类似技术:
公开号 | 公开日 | 专利标题
US7365001B2|2008-04-29|Interconnect structures and methods of making thereof
US6624066B2|2003-09-23|Reliable interconnects with low via/contact resistance
US6797608B1|2004-09-28|Method of forming multilayer diffusion barrier for copper interconnections
KR100623556B1|2006-09-12|Interconnection structure and fabrication process therefor
US6197688B1|2001-03-06|Interconnect structure in a semiconductor device and method of formation
US6949461B2|2005-09-27|Method for depositing a metal layer on a semiconductor interconnect structure
US6989604B1|2006-01-24|Conformal barrier liner in an integrated circuit interconnect
US6420258B1|2002-07-16|Selective growth of copper for advanced metallization
US6696761B2|2004-02-24|Method to encapsulate copper plug for interconnect metallization
KR100558009B1|2006-03-06|Method of fabricating a semiconductor device forming a diffusion barrier layer selectively and a semiconductor device fabricated thereby
US6525425B1|2003-02-25|Copper interconnects with improved electromigration resistance and low resistivity
US20030139034A1|2003-07-24|Dual damascene structure and method of making same
US20030194858A1|2003-10-16|Method for the formation of diffusion barrier
US20040137721A1|2004-07-15|Replacement of silicon nitride copper barrier with a self-aligning metal barrier
US5863835A|1999-01-26|Methods of forming electrical interconnects on semiconductor substrates
US20040115921A1|2004-06-17|Method for depositing a metal layer on a semiconductor interconnect structure having a capping layer
US6221758B1|2001-04-24|Effective diffusion barrier process and device manufactured thereby
US20040251552A1|2004-12-16|Semiconductor device and manufacturing method the same
KR20070005870A|2007-01-10|Method of forming a copper wiring in a semiconductor device
KR100749367B1|2007-08-14|Metalline of Semiconductor Device and Method of Manufacturing The Same
KR100701426B1|2007-03-30|Multi layer metal in semiconductor device and method for manufacturing the same
US6724087B1|2004-04-20|Laminated conductive lines and methods of forming the same
US6509257B1|2003-01-21|Semiconductor device and process for making the same
US20090001579A1|2009-01-01|Multi-layered metal line having an improved diffusion barrier of a semiconductor device and method for forming the same
US20050085073A1|2005-04-21|Method of using an adhesion precursor layer for chemical vapor deposition | copper deposition
同族专利:
公开号 | 公开日
US6353260B2|2002-03-05|
US6221758B1|2001-04-24|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题
CN108140724A|2015-11-23|2018-06-08|英特尔公司|For the electrical contacts of magnetic random access memory device|JP2544396B2|1987-08-25|1996-10-16|株式会社日立製作所|Method for manufacturing semiconductor integrated circuit device|
US5136362A|1990-11-27|1992-08-04|Grief Malcolm K|Electrical contact with diffusion barrier|
JP3221025B2|1991-12-19|2001-10-22|ソニー株式会社|Plasma process equipment|
US5714418A|1995-11-08|1998-02-03|Intel Corporation|Diffusion barrier for electrical interconnects in an integrated circuit|
US5668054A|1996-01-11|1997-09-16|United Microelectronics Corporation|Process for fabricating tantalum nitride diffusion barrier for copper matallization|
US5674787A|1996-01-16|1997-10-07|Sematech, Inc.|Selective electroless copper deposited interconnect plugs for ULSI applications|
US5956612A|1996-08-09|1999-09-21|Micron Technology, Inc.|Trench/hole fill processes for semiconductor fabrication|
US5990011A|1997-09-18|1999-11-23|Micron Technology, Inc.|Titanium aluminum alloy wetting layer for improved aluminum filling of damescene trenches|
US6054768A|1997-10-02|2000-04-25|Micron Technology, Inc.|Metal fill by treatment of mobility layers|
US5893752A|1997-12-22|1999-04-13|Motorola, Inc.|Process for forming a semiconductor device|
US5939788A|1998-03-11|1999-08-17|Micron Technology, Inc.|Copper diffusion barrier, aluminum wetting layer and improved methods for filling openings in silicon substrates with cooper|US6541371B1|1999-02-08|2003-04-01|Novellus Systems, Inc.|Apparatus and method for depositing superior Ta/copper thin films for barrier and seed applications in semiconductor processing|
US6433429B1|1999-09-01|2002-08-13|International Business Machines Corporation|Copper conductive line with redundant liner and method of making|
US6221780B1|1999-09-29|2001-04-24|International Business Machines Corporation|Dual damascene flowable oxide insulation structure and metallic barrier|
US6429524B1|2001-05-11|2002-08-06|International Business Machines Corporation|Ultra-thin tantalum nitride copper interconnect barrier|
WO2003008660A1|2001-07-19|2003-01-30|Trikon Holdings Limited|Depositing a tantalum film|
US6649513B1|2002-05-15|2003-11-18|Taiwan Semiconductor Manufacturing Company|Copper back-end-of-line by electropolish|
US7866038B2|2004-07-06|2011-01-11|Tokyo Electron Limited|Through substrate, interposer and manufacturing method of through substrate|
US8264086B2|2005-12-05|2012-09-11|Taiwan Semiconductor Manufacturing Company, Ltd.|Via structure with improved reliability|
KR100738210B1|2005-12-29|2007-07-10|동부일렉트로닉스 주식회사|Fabricating method of thin film and metal line in semiconducor device|
US7969493B2|2006-03-20|2011-06-28|Intellectual Ventures Fund 27 Llc|Matching free dynamic digital pixel sensor|
CN101593723B|2008-05-30|2010-09-22|中芯国际集成电路制造有限公司|Method for forming via|
US9905459B1|2016-09-01|2018-02-27|International Business Machines Corporation|Neutral atom beam nitridation for copper interconnect|
法律状态:
2002-02-14| STCF| Information on status: patent grant|Free format text: PATENTED CASE |
2005-08-10| FPAY| Fee payment|Year of fee payment: 4 |
2009-08-05| FPAY| Fee payment|Year of fee payment: 8 |
2013-03-14| FPAY| Fee payment|Year of fee payment: 12 |
优先权:
申请号 | 申请日 | 专利标题
US09/225,064|US6221758B1|1999-01-04|1999-01-04|Effective diffusion barrier process and device manufactured thereby|
US09/785,106|US6353260B2|1999-01-04|2001-02-20|Effective diffusion barrier|US09/785,106| US6353260B2|1999-01-04|2001-02-20|Effective diffusion barrier|
[返回顶部]