![]() Edge termination for silicon power devices
专利摘要:
A silicon semiconductor die comprises a heavily doped silicon substrate and an upper layer comprising doped silicon of a first conduction type disposed on the substrate. The upper layer comprises a well region of a second, opposite conduction type adjacent an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon. Both the well region and adjacent edge termination zone are disposed at an upper surface of the upper layer, and an oxide layer overlies the upper layer and the edge termination zone. A process for forming a silicon die having improved edge termination. The process comprises forming an upper layer comprising doped silicon of a first conduction type on a heavily doped silicon substrate, and forming an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon at an upper surface of the upper layer. A well region of a second, opposite conduction type is formed at the upper surface of the upper layer adjacent the edge termination zone, and an oxide layer is formed over the upper layer and edge termination zone. 公开号:US20010007369A1 申请号:US09/792,345 申请日:2001-02-23 公开日:2001-07-12 发明作者:Jun Zeng;Gary Dolry;Praveen MurAleedharan 申请人:Intersil Corp; IPC主号:H01L29-0615
专利说明:
[0001] This application is a continuation of U.S. patent application Ser. No. 09/344,868, filed Jun. 28, 1999 (Attorney Docket No. 87552.99R097/SE-1517PD). [0001] FIELD OF THE INVENTION [0002] The present invention relates to silicon power semiconductor devices and, more particularly, to a silicon semiconductor die having an efficient and reliable edge termination zone. [0002] BACKGROUND OF THE INVENTION [0003] PN junctions within semiconductor devices are not infinite, terminating at the edge zones of a die. This edge effect limits the device breakdown voltage below the ideal value, V[0003] brpp, that is set by the infinite parallel plane junction. Care must be taken to ensure proper and efficient termination of the junction at the edge of the die; if the junction is poorly terminated, the device breakdown voltage can be as low as 10-20% of the ideal case. Such severe degradation in breakdown voltage can seriously compromise device design and lead to reduced current rating as well. In addition, an inefficient edge termination makes a device unstable and unreliable if the device is operated in a harsh environment or over a long period of time. [0004] Various edge termination techniques have been developed, including, for example, field plate (FP), described in F. Conti and M. Conti, “Surface breakdown in silicon planar diodes equipped with field plate,” [0004] Solid State Electronics, Vol. 15, pp 93-105, the disclosure of which is incorporated herein by reference. Another edge termination approach is field limiting rings (FLR), described in Kao and Wolley, “High voltage planar p-n junctions,” Proc. IEEE, 1965, Vol. 55, pp 1409-1414, the disclosure of which is incorporated herein by reference. Further edge termination structures utilized variable lateral doping concentration (VLD), described in R. Stengl et al., “Variation of lateral doping as a field terminator for high-voltage power devices, IEEE Trans. Electron Devices, 1986, Vol. ED-33, No. 3, pp 426-428, and junction termination extension (JTE), described in V. A. K. Temple, “Junction termination extension, a new technique for increasing avalanche breakdown voltage and controlling surface electric field in p-n junction,” IEEE International Electron Devices Meeting Digest, 1977 Abstract 20.4, pp 423-426, the disclosures of which are incorporated herein by reference. [0005] The purpose of all these various techniques is to reduce electron-hole avalanche generation by lowering the peak electric field strength along the semiconductor surface and thereby shifting the avalanche breakdown location into the bulk of the device. To achieve this goal, the width of the edge termination zone (L[0005] edge) has to be several times higher than the depletion width (Wpp) of the parallel-plane portion of the PN junction. For example, if Ledge= 2.98 Wpp, 98.7% of Vbrpp can be achieved when an “ideal edge termination,” as described in Drabe and Sittig, “Theoretical investigation of plane junction termination,” Solid State Electronics, 1996, Vol. 3, No. 3, pp 323-328, the disclosure of which is incorporated herein by reference, is used. In practice, a longer Ledge than the theoretical value should be used to guarantee device reliability. However, it is very important to point out that, even with very efficient edge termination, electron-hole impact generation at a rate of about 1×1018 pairs/cm3.s, still exists along the semiconductor surface. SUMMARY OF THE INVENTION [0006] A silicon semiconductor die of the present invention comprises a heavily doped silicon substrate and an upper layer comprising doped silicon of a first conduction type disposed on the substrate. The upper layer comprises a well region of a second, opposite conduction type adjacent an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon. Both the well region and adjacent edge termination zone are disposed at an upper surface of the upper layer, and an oxide layer overlies the upper layer and the edge termination zone. [0006] [0007] Further in accordance with the present invention is a process for forming a silicon die having improved edge termination. The process comprises forming an upper layer comprising doped silicon of a first conduction type on a heavily doped silicon substrate, and forming an edge termination zone that comprises a layer of a material having a higher critical electric field than silicon at an upper surface of the upper layer. A well region of a second, opposite conduction type is formed at the upper surface of the upper layer adjacent the edge termination zone, and an oxide layer is formed over the upper layer and edge termination zone. [0007] BRIEF DESCRIPTION OF THE DRAWINGS [0008] FIG. 1 schematically illustrates the formation of an edge zone in an silicon die by implantation and diffusion. [0008] [0009] FIGS. [0009] 2-4 schematically depict the formation of a silicon die having a silicon carbide edge zone of a selected thickness. [0010] FIGS. 5 and 6 illustrate the leakage current and electron-hole impact ionization generation contours at the onset of edge breakdown for a prior art die having a field plate. [0010] [0011] FIGS. 7 and 8 depict the leakage current and electron-hole impact ionization generation contours at the onset of edge breakdown for a die of the present invention that includes a field plate. [0011] [0012] FIGS. 9 and 10 illustrate the leakage current and electron-hole impact ionization generation contours at the onset of edge breakdown for a second prior art die having a field plate, a thin oxide layer, and a deep P-well. [0012] [0013] FIGS. 11 and 12 depict the leakage current and electron-hole impact ionization generation contours at the onset of edge breakdown for a second embodiment of the present invention, wherein the die does not include a field plate. [0013] [0014] FIG. 13 is a plot comparing electron-hole avalanche generation rates for silicon dies of the prior art and the present invention. [0014] [0015] FIGS. 14A and 14B compare surface depletion layer boundaries in dies of the prior art and the present invention. [0015] DETAILED DESCRIPTION OF THE INVENTION [0016] The present invention provides more efficient and reliable edge termination for silicon power semiconductor devices compared with currently known techniques. In accordance with the invention, the silicon within an edge zone of a silicon die is replaced with a material having a higher critical electric field (E[0016] crit), which is the maximum electric field under breakdown condition, and a lower impact ionization generation rate, which is the number of electron-hole pairs generated by an electron or a hole per unit distance traveled. [0017] Replacement of silicon with a suitable material for this purpose can be accomplished in several ways, including, for example, implantation or deposition, or by heteroepitaxial growth, as described, for example, in Madapura et al., “Heteroepitaxial Growth of SiC on Si (100) and (111) by Chemical Vapor Deposition Using Trimethylsilane,” [0017] Journal of the Electrochemical Society, 1999, Vol. 46, No. 3, pp 1197-1202, the disclosure of which is incorporated herein by reference. SiC, because of its high Ecrit (˜12 times higher than Si) and compatible thermal oxidation process with silicon, is a useful replacement material for silicon in a die edge zone. Possible processes to produce the SiC material edge to a controlled depth in a silicon substrate are illustrated in FIGS. 1-4. [0018] FIG. 1 illustrates the implantation of carbon, C, into the edge zone [0018] 101 of a die 100, shown as an N-epitaxial layer, using an oxide mask 102. A high temperature process, such as laser-promoted local annealing, can be used to activate and diffuse the C implant, resulting in the edge surface layer 103 of silicon die 100 being converted to SiC. [0019] FIGS. [0019] 2-4 illustrate another possible process to make a SiC die edge zone. First, a recessed edge zone 201 is etched by either a dry or a wet etch procedure to a specified depth in a silicon die 200, represented as an N-epitaxial layer, using an oxide mask 202 to prevent silicon removal from the active region 203, as shown in FIG. 2. A SiC layer 204, which is of the same conduction type as the epitaxial layer, is formed on recessed edge zone 201 using heteroepitaxial growth or deposition techniques, as shown in FIG. 3. Oxide mask 202 is then removed, and chemical-mechanical polishing (CMP) is performed to produce a fully planarized die 205 that includes SiC edge zone 204 a having a selected thickness, as demonstrated in FIG. 4. [0020] Computer simulations have been performed to verify the concept for a wide range of breakdown voltages, from 600V to 30V. Simulated leakage current and electron-hole impact ionization generation contours, [0020] 511 and 508, respectively, at the onset of edge breakdown for a prior art die 500 with field plate edge termination are shown in FIGS. 5 and 6, respectively. Die 500 includes a substrate 501 bearing an N-epitaxial layer 502, in which is implanted a P-well 503. On the surface 504 of epitaxial layer 502 is deposited an oxide layer 505 and, in contact with P-well 503, a front metal layer 506 that is further in contact with a field plate 507. A back metal layer (not shown) is formed on the bottom of substrate 501. [0021] As shown in FIG. 6, the highest electron-hole generation site [0021] 508 is located close to the intersection of the PN junction 509 between P-well 503 and N-epitaxial layer 502 and silicon upper surface 504. This is due to the termination of PN junction 509 to form a planar diffused junction having a finite curvature, which causes electric field crowding near upper surface 504 and leads to large impact ionization values at the die edges. Consequently, the breakdown occurs at junction termination edge 508 rather than in the parallel plane portion 510. [0022] The breakdown characteristics of a die [0022] 700 of the present invention having a field plate edge and a SiC edge zone formed by C implantation and diffusion have also been simulated. Die 700, schematically depicted in FIGS. 7 and 8, includes a substrate 701 bearing an N-epitaxial layer 702, in which is implanted a P-well 703. At the surface 704 of epitaxial layer 702 is formed a SiC edge zone 705. An oxide layer 706 is formed on SiC edge zone 705, and a front metal layer 707 interconnects P-well 703 with a field plate 708. A back metal layer (not shown) is formed on the bottom of substrate 701. [0023] FIGS. 7 and 8 illustrate the simulated avalanche leakage current and impact ionization contours, [0023] 709 and 710, respectively, for die 700. The breakdown location 710 is completely screened from the oxide layer 706 by SiC edge zone 705, and there is very little electron-hole generation along upper surface 704. The breakdown voltage for die 700 is higher than that observed for die 500. [0024] In order to reduce the electron-hole avalanche generation rate along the Si/oxide interface and improve device reliability, a prior art die [0024] 900 makes use of a deeper PN junction and thinner oxide to lower the curvature effect. Die 900 with field plate edge termination includes a substrate 901 bearing an N-epitaxial layer 902, in which is implanted a deep P-well 903. On the surface 904 of epitaxial layer 902 is deposited a thin oxide layer 905 and, in contact with P-well 903, a front metal layer 906 that is further in contact with a field plate 907. A back metal layer (not shown) is formed on the bottom of substrate 901. [0025] FIGS. 9 and 10 illustrate the simulated avalanche leakage current and impact ionization contours, [0025] 908 and 911, respectively, for prior art die 900. By properly choosing the depth of PN junction 909 and the thickness of oxide layer 905, the breakdown location is moved to the parallel plane portion 910 of PN junction 909. As a result, the device reliability of die 900 can be substantially improved. However, although the avalanche breakdown location is shifted into the bulk silicon, there still exists a certain level of electron-hole generation along the interface 904 between epitaxial layer 902 and oxide layer 905. The simulation gives an impact ionization generation rate at breakdown location 911 of about 1×1021 pairs/cm3.s and a generation rate at the same voltage of about 1×1018 pairs/cm3.s at surface 904. [0026] The present invention provides further improvement, without the need for changing junction depth and oxide thickness, over the results obtained with prior art die [0026] 900. Die 1100, schematically depicted in FIGS. 11 and 12, includes a substrate 1101 bearing an N-epitaxial layer 1102, in which is implanted a P-well 1103. At the surface 1104 of epitaxial layer 1102 is formed a SiC edge zone 1105 that extends into N-epitaxial layer 1102 to a depth below that of P-well 1103. An oxide layer 1106 is formed on SiC edge zone 1105, and a front metal layer 1107 interconnects P-well 1103. Unlike previously described dies, die 1100 includes no field plate. A back metal layer (not shown) is formed on the bottom of substrate 1101. [0027] By making the SiC edge layer deeper than the planar PN junction, edge termination with the ideal breakdown voltage can be achieved. Furthermore, the field plate can be omitted without degrading the device breakdown characteristics. FIGS. 11 and 12 illustrate the simulated avalanche leakage current and impact ionization contours, [0027] 1110 and 1111, respectively, for die 1100 of the present invention. The breakdown location 1108 is optimally situated at P-N junction parallel plane portion 1109. In addition, the electron-hole generation at upper surface 1104 is extremely low. [0028] FIG. 13, a plot of impact ionization along the Si/SiO[0028] 2 interface versus distance from the P-N junction at the interface, depicts the surface carrier generation characteristics of the field plate-containing prior art dies 500 (cf FIGS. 5,6) and 900 (cf FIGS. 9,10) shown in FIGS. 5 and 9, along with die 1100 (cf FIGS. 11, 12) of the present invention. The SiC edge termination included in die 1100 lowers the electron-hole avalanche generation rate more than 20 orders of magnitude compared with prior art die 500, and more than 16 orders of magnitude compared with prior art die 900. Furthermore, the breakdown voltage of die 1100 is desirably increased as a result of the thicker net epitaxial layer, which is defined by the distance between the parallel plane portion 1109 of the PN junction and highly doped substrate 1101. [0029] Another improvement provided by the present invention is a reduction in edge termination area, which is controlled by the width of the surface depletion layer. Edge termination in accordance with the present invention does not change the curvature of the edge planar junction and the equal-potential contour distributions. Therefore the width of the surface depletion layer, which is less than the depletion width of the parallel plane portion, does change. According to the analysis described in the previously mentioned paper of Drabe and Sittig, the area of edge termination in die [0029] 1 100 is expected to be about half that of the theoretical “ideal” Si edge termination. [0030] In the absence of any termination structures, the width of the edge zone containing material with a higher critical electrical field than silicon can be chosen to be equal to the width of the surface depletion layer of the edge planar junction. To verify this, the width of the SiC edge zone [0030] 1105 in die 1100 (cf FIG. 12) is reduced to correspond to the surface depletion layer boundary 1112 of the PN junction 1109. The simulated breakdown characteristic does not change, and the breakdown voltage also remains the same. The depletion layer boundary 1112 of die 1100 at the onset of avalanche breakdown is shown in FIG. 14A. The depletion layer boundary 912 of field plate-containing die 900 (cf. FIG. 10) is depicted in FIG. 14B. The width of the depletion layer in prior art die 900 is at least two times greater than that of die 1100 of the present invention. [0031] In addition to the described field plate (FP), the edge termination of the present invention can be advantageously applied in semiconductor dies that include other edge terminating features such as, for example, field limiting rings (FLR), variable lateral doping concentration (VLD), and junction termination extension (JTE). [0031] [0032] The present invention has been described in detail for the purpose of illustration, but it is understood that such detail is strictly for that purpose, and variations can be made therein by those skilled in the art without departing from the spirit and scope of the invention, which is defined by the following claims. [0032]
权利要求:
Claims (25) [1" id="US-20010007369-A1-CLM-00001] 1. An integrated circuit formed on a silicon semiconductor die and comprising: a heavily doped silicon substrate; an upper layer comprising doped silicon of a first conduction type disposed on said substrate, said upper layer comprising a well region of a second, opposite conduction type adjacent an edge termination zone, said well region and said adjacent edge termination zone both being disposed at an upper surface of said upper layer; and an oxide layer overlying said upper layer and said edge termination zone; wherein said edge termination zone comprises a layer of a material having a higher critical electric field than silicon. [2" id="US-20010007369-A1-CLM-00002] 2. The integrated circuit of claim 1 wherein said upper layer is an epitaxial layer. [3" id="US-20010007369-A1-CLM-00003] 3. The integrated circuit of claim 1 wherein said first conduction type is N and said second conduction type is P. [4" id="US-20010007369-A1-CLM-00004] 4. The integrated circuit of claim 1 wherein said first conduction type is P and said second conduction type is N. [5" id="US-20010007369-A1-CLM-00005] 5. The integrated circuit of claim 1 wherein said edge termination zone comprises a layer of silicon carbide. [6" id="US-20010007369-A1-CLM-00006] 6. The integrated circuit of claim 5 wherein said layer of silicon carbide is formed by implantation, activation, and diffusion of carbon into said upper silicon layer. [7" id="US-20010007369-A1-CLM-00007] 7. The integrated circuit of claim 5 wherein said layer of silicon carbide is formed by deposition. [8" id="US-20010007369-A1-CLM-00008] 8. The integrated circuit of claim 5 wherein said layer of silicon carbide is formed by heteroepitaxial growth. [9" id="US-20010007369-A1-CLM-00009] 9. The integrated circuit of claim 1 further comprising a front metal layer overlying and in electrical contact with said well region and a back metal layer disposed on a bottom surface of said substrate. [10" id="US-20010007369-A1-CLM-00010] 10. The integrated circuit of claim 9 further comprising a field plate in electrical contact with said front metal layer. [11" id="US-20010007369-A1-CLM-00011] 11. The integrated circuit of claim 1 wherein said edge termination zone has a selected thickness. [12" id="US-20010007369-A1-CLM-00012] 12. The integrated circuit of claim 11 wherein said edge termination zone is recessed in said upper layer and extends into said upper layer to a depth exceeding the depth of the adjacent well region. [13" id="US-20010007369-A1-CLM-00013] 13. The integrated circuit of claim 1 further including a field plate. [14" id="US-20010007369-A1-CLM-00014] 14. The integrated circuit of claim 1 further including field limiting rings. [15" id="US-20010007369-A1-CLM-00015] 15. The integrated circuit of claim 1 further including variable lateral doping concentration. [16" id="US-20010007369-A1-CLM-00016] 16. The integrated circuit of claim 1 further including junction termination extension. [17" id="US-20010007369-A1-CLM-00017] 17. A process for forming an integrated circuit on a silicon die having improved edge termination, said process comprising: forming an upper layer comprising doped silicon of a first conduction type on a heavily doped silicon substrate; forming an edge termination zone at an upper surface of said upper layer, said edge termination zone comprising a layer of a material having a higher critical electric field than silicon; forming a well region of a second, opposite conduction type in said upper layer adjacent said edge termination zone; and forming an oxide layer over said upper layer and said edge termination zone. [18" id="US-20010007369-A1-CLM-00018] 18. The process of claim 17 wherein said upper layer is an epitaxial layer. [19" id="US-20010007369-A1-CLM-00019] 19. The process of claim 17 wherein said first conduction type is N and said second conduction type is P. [20" id="US-20010007369-A1-CLM-00020] 20. The process of claim 17 wherein said first conduction type is P and said second conduction type is N. [21" id="US-20010007369-A1-CLM-00021] 21. The process of claim 17 wherein said edge termination zone has a selected thickness. [22" id="US-20010007369-A1-CLM-00022] 22. The process of claim 17 wherein said edge termination zone comprises a layer of silicon carbide. [23" id="US-20010007369-A1-CLM-00023] 23. The process of claim 22 wherein said forming said layer of silicon carbide comprises implanting, activating, and diffusing carbon into said upper silicon layer. [24" id="US-20010007369-A1-CLM-00024] 24. The process of claim 22 wherein said forming said edge termination zone comprises etching said upper surface of said upper layer prior to forming said layer of silicon carbide, thereby providing an edge termination zone recessed in said upper layer. [25" id="US-20010007369-A1-CLM-00025] 25. The process of claim 24 wherein said edge termination zone recessed in said upper layer extends into said upper layer to a depth exceeding the depth of the adjacent well region.
类似技术:
公开号 | 公开日 | 专利标题 US6534347B2|2003-03-18|Edge termination for silicon power devices JP5372002B2|2013-12-18|A power semiconductor device having a mesa structure and a buffer layer including a mesa step US5712502A|1998-01-27|Semiconductor component having an edge termination means with high field blocking capability EP0840943B1|2003-01-15|Low-voltage punch-through transient suppressor employing a dual-base structure EP0115093B1|1988-02-10|Semiconductor devices having increased break-down voltage US6465807B1|2002-10-15|Silicon carbide vertical MOSFET and method for manufacturing the same EP1393379B1|2011-12-21|Trench schottky rectifier US8742501B2|2014-06-03|Power semiconductor devices and methods for manufacturing the same US5747831A|1998-05-05|SIC field-effect transistor array with ring type trenches and method of producing them JP2020092272A|2020-06-11|SiC SEMICONDUCTOR DEVICE HAVING OFFSET AT TRENCH LOWER PART US6215168B1|2001-04-10|Doubly graded junction termination extension for edge passivation of semiconductor devices US6331455B1|2001-12-18|Power rectifier device and method of fabricating power rectifier devices EP1722423B1|2016-07-06|Stable diodes for low and high frequency applications US20210098568A1|2021-04-01|Power semiconductor devices having gate trenches and buried edge terminations and related methods WO2000074141A1|2000-12-07|High cell density power rectifier JP2003101022A|2003-04-04|Power semiconductor device CN113421927B|2021-11-02|Reverse conducting SiC MOSFET device and manufacturing method thereof CN110970485A|2020-04-07|Fast recovery diode structure controlled by carrier injection and manufacturing method thereof US11222782B2|2022-01-11|Self-aligned implants for silicon carbide | technologies and fabrication method US20220013625A1|2022-01-13|Vertical power semiconductor device and manufacturing method US20210408279A1|2021-12-30|Semiconductor device including trench gate structure and buried shielding region and method of manufacturing You et al.2001|A 600-V 10-A trench bipolar junction diode with superior static and dynamic characteristics
同族专利:
公开号 | 公开日 US20040238903A1|2004-12-02| KR100619621B1|2006-09-06| DE60028134D1|2006-06-29| US6242784B1|2001-06-05| EP1065727A3|2003-05-02| US7166866B2|2007-01-23| US6362026B2|2002-03-26| US6534347B2|2003-03-18| JP2001036085A|2001-02-09| EP1065727B1|2006-05-24| KR20010029855A|2001-04-16| JP4955139B2|2012-06-20| DE60028134T2|2007-03-15| EP1065727A2|2001-01-03| US6759719B2|2004-07-06| US20030127693A1|2003-07-10| US20010050369A1|2001-12-13|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题 US20070152268A1|2005-11-28|2007-07-05|Frank Hille|Semiconductor component and method| US20090261348A1|2005-09-08|2009-10-22|Mitsubishi Electric Corporation|Semiconductor device and semiconductor device manufacturing method| US20110188095A1|2010-02-03|2011-08-04|Canon Kabushiki Kaisha|Image reading apparatus and method for controlling the same|US4374389A|1978-06-06|1983-02-15|General Electric Company|High breakdown voltage semiconductor device| JPS58192368A|1982-05-07|1983-11-09|Toshiba Corp|High withstand voltage planar type semiconductor device| JPH06275852A|1993-03-18|1994-09-30|Hitachi Ltd|High breakdown strength semiconductor device| JP3185474B2|1993-05-18|2001-07-09|株式会社日立製作所|Semiconductor device| DE69331052T2|1993-07-01|2002-06-06|Cons Ric Microelettronica|Integrated edge structure for high-voltage semiconductor devices and the associated manufacturing process| US5510275A|1993-11-29|1996-04-23|Texas Instruments Incorporated|Method of making a semiconductor device with a composite drift region composed of a substrate and a second semiconductor material| TW286435B|1994-07-27|1996-09-21|Siemens Ag|| EP0768714B1|1995-10-09|2003-09-17|Consorzio per la Ricerca sulla Microelettronica nel Mezzogiorno - CoRiMMe|Construction method for power devices with deep edge ring| JP3327135B2|1996-09-09|2002-09-24|日産自動車株式会社|Field effect transistor| SE9700156D0|1997-01-21|1997-01-21|Abb Research Ltd|Junction termination for Si C Schottky diode| JP3958404B2|1997-06-06|2007-08-15|三菱電機株式会社|Semiconductor device having lateral high voltage element| US6242784B1|1999-06-28|2001-06-05|Intersil Corporation|Edge termination for silicon power devices|DE69938541D1|1999-06-03|2008-05-29|St Microelectronics Srl|Power semiconductor device having an edge termination structure with a voltage divider| US6242784B1|1999-06-28|2001-06-05|Intersil Corporation|Edge termination for silicon power devices| DE19942679C1|1999-09-07|2001-04-05|Infineon Technologies Ag|Method for producing a high-voltage-compatible edge seal for a base material wafer prefabricated according to the principle of lateral charge compensation| US7652326B2|2003-05-20|2010-01-26|Fairchild Semiconductor Corporation|Power semiconductor devices and methods of manufacture| JP3667676B2|2001-10-11|2005-07-06|株式会社東芝|Semiconductor device, semiconductor device manufacturing method, and electrical characteristics evaluation system for semiconductor device| US6825510B2|2002-09-19|2004-11-30|Fairchild Semiconductor Corporation|Termination structure incorporating insulator in a trench| US6818947B2|2002-09-19|2004-11-16|Fairchild Semiconductor Corporation|Buried gate-field termination structure| US7026650B2|2003-01-15|2006-04-11|Cree, Inc.|Multiple floating guard ring edge termination for silicon carbide devices| US9515135B2|2003-01-15|2016-12-06|Cree, Inc.|Edge termination structures for silicon carbide devices| US7618880B1|2004-02-19|2009-11-17|Quick Nathaniel R|Apparatus and method for transformation of substrate| US20060006394A1|2004-05-28|2006-01-12|Caracal, Inc.|Silicon carbide Schottky diodes and fabrication method| US7304363B1|2004-11-26|2007-12-04|United States Of America As Represented By The Secretary Of The Army|Interacting current spreader and junction extender to increase the voltage blocked in the off state of a high power semiconductor device| US20060197153A1|2005-02-23|2006-09-07|Chih-Feng Huang|Vertical transistor with field region structure| DE102005023668B3|2005-05-23|2006-11-09|Infineon Technologies Ag|Semiconductor component e.g. metal oxide semiconductor field effect transistorhas middle region surrounded by boundary region whose straight line section has smaller breakdown voltage than curved edge section| US7855401B2|2005-06-29|2010-12-21|Cree, Inc.|Passivation of wide band-gap based semiconductor devices with hydrogen-free sputtered nitrides| US7525122B2|2005-06-29|2009-04-28|Cree, Inc.|Passivation of wide band-gap based semiconductor devices with hydrogen-free sputtered nitrides| US7598576B2|2005-06-29|2009-10-06|Cree, Inc.|Environmentally robust passivation structures for high-voltage silicon carbide semiconductor devices| US7541660B2|2006-04-20|2009-06-02|Infineon Technologies Austria Ag|Power semiconductor device| US7579650B2|2006-08-09|2009-08-25|International Rectifier Corporation|Termination design for deep source electrode MOSFET| US8110888B2|2007-09-18|2012-02-07|Microsemi Corporation|Edge termination for high voltage semiconductor device| JP2010541212A|2007-09-21|2010-12-24|フェアチャイルド・セミコンダクター・コーポレーション|Superjunction structure and manufacturing method for power device| US8304829B2|2008-12-08|2012-11-06|Fairchild Semiconductor Corporation|Trench-based power semiconductor devices with increased breakdown voltage characteristics| US8174067B2|2008-12-08|2012-05-08|Fairchild Semiconductor Corporation|Trench-based power semiconductor devices with increased breakdown voltage characteristics| US8106487B2|2008-12-23|2012-01-31|Pratt & Whitney Rocketdyne, Inc.|Semiconductor device having an inorganic coating layer applied over a junction termination extension| US8227855B2|2009-02-09|2012-07-24|Fairchild Semiconductor Corporation|Semiconductor devices with stable and controlled avalanche characteristics and methods of fabricating the same| US8148749B2|2009-02-19|2012-04-03|Fairchild Semiconductor Corporation|Trench-shielded semiconductor device| US8049276B2|2009-06-12|2011-11-01|Fairchild Semiconductor Corporation|Reduced process sensitivity of electrode-semiconductor rectifiers| US8389348B2|2010-09-14|2013-03-05|Taiwan Semiconductor Manufacturing Company, Ltd.|Mechanism of forming SiC crystalline on Si substrates to allow integration of GaN and Si electronics| US8872278B2|2011-10-25|2014-10-28|Fairchild Semiconductor Corporation|Integrated gate runner and field implant termination for trench devices| US9178013B2|2012-02-06|2015-11-03|Infineon Technologies Austria Ag|Semiconductor device with edge termination and method for manufacturing a semiconductor device| WO2013132568A1|2012-03-05|2013-09-12|三菱電機株式会社|Semiconductor device| US8994073B2|2012-10-04|2015-03-31|Cree, Inc.|Hydrogen mitigation schemes in the passivation of advanced devices| US9991399B2|2012-10-04|2018-06-05|Cree, Inc.|Passivation structure for semiconductor devices| US9082843B2|2012-12-13|2015-07-14|Infineon Technologies Ag|Semiconductor device with step-shaped edge termination, and method for manufacturing a semiconductor device| US9812338B2|2013-03-14|2017-11-07|Cree, Inc.|Encapsulation of advanced devices using novel PECVD and ALD schemes| CN112310188A|2019-07-23|2021-02-02|珠海格力电器股份有限公司|Lateral variable doping terminal structure and manufacturing method thereof|
法律状态:
2003-02-27| STCF| Information on status: patent grant|Free format text: PATENTED CASE | 2006-09-18| FPAY| Fee payment|Year of fee payment: 4 | 2010-05-05| AS| Assignment|Owner name: MORGAN STANLEY & CO. INCORPORATED,NEW YORK Free format text: SECURITY AGREEMENT;ASSIGNORS:INTERSIL CORPORATION;TECHWELL, INC.;INTERSIL COMMUNICATIONS, INC.;AND OTHERS;REEL/FRAME:024329/0831 Effective date: 20100427 | 2010-09-20| FPAY| Fee payment|Year of fee payment: 8 | 2014-09-18| FPAY| Fee payment|Year of fee payment: 12 | 2015-10-23| AS| Assignment|Owner name: INTERSIL CORPORATION, FLORIDA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ZENG, JUN;SHENOY, PRAVEEN MURALEEDHARAN;DOLNY, GARY M;REEL/FRAME:036868/0708 Effective date: 20000131 |
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 US09/344,868|US6242784B1|1999-06-28|1999-06-28|Edge termination for silicon power devices| US09/792,345|US6534347B2|1999-06-28|2001-02-23|Edge termination for silicon power devices|US09/792,345| US6534347B2|1999-06-28|2001-02-23|Edge termination for silicon power devices| US10/327,443| US6759719B2|1999-06-28|2002-12-20|Edge termination for silicon power devices| US10/882,387| US7166866B2|1999-06-28|2004-07-02|Edge termination for silicon power devices| 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|