![]() Memory device with multiple input/output connections
专利摘要:
A memory device is described which is fabricated as an integrated circuit and uses distributed bond pads for electrical connection to an external conductive lead. The distributed bond pads are attached to a external lead, thereby eliminating bus lines on the integrated circuit memory. Distributed buffer circuits are described which can be included with the distributed bond pads to increase data communication time between the memory device and an external processor. 公开号:US20010005049A1 申请号:US09/767,186 申请日:2001-01-22 公开日:2001-06-28 发明作者:Stephen Casper 申请人:Micron Technology Inc; IPC主号:H01L24-06
专利说明:
[0001] The present invention relates generally to memory devices and in particular the present invention relates to integrated circuit memory devices having multiple data communication connections. [0001] BACKGROUND OF THE INVENTION [0002] Packaged integrated circuit memory devices typically include a semiconductor die or chip which is encapsulated in plastic. The integrated circuit chip is connected to a printed circuit board through electrical conductors called leads. During manufacturing, all leads are typically connected together in what is referred to as a lead frame. The lead frame is electrically attached to the die using thin wire, typically made of gold, which is bonded to both the lead frame and bond pads provided on the chip surface. The chip and a portion of the lead frame is then encapsulated in plastic and the interconnections of the various conductors of the lead frame are removed to leave independent, electrically isolated leads. [0002] [0003] It is known to those skilled in the art that multiple bond pads or multiple bond wires can be used to attach power and ground leads to an integrated circuit. These arrangements can be used to simplify power distribution throughout the integrated circuit. In contrast, only one bond pad is provided for each data lead of the memory device. Thus, multiple lengthy conductors are provided on the die if several circuits located remotely on the die must be connected to a common lead. These conductors reduce the operating efficiency of the memory and require available real estate. Further, data communication connections (DQ's) use a single input/output buffer circuit in conjunction with each bond pad to which the multiple conductors are connected. The single buffer and the long conductors in combination increase the complexity of the die and reduce the operating time efficiency of the memory device. [0003] [0004] For the reasons stated above, and for other reasons stated below which will become apparent to those skilled in the art upon reading and understanding the present specification, there is a need in the art for a memory device which eliminates the need for data communication paths on an integrated circuit die from multiple remote circuits to a common data buffer and bond pad. [0004] SUMMARY OF THE INVENTION [0005] The above-mentioned problems with integrated circuit memories and other problems are addressed by the present invention and which will be understood by reading and studying the following specification. A memory device is described which uses distributed input/output buffers and multiple bond pads for data communication connections. [0005] [0006] In particular, the present invention describes an integrated circuit memory device comprising an integrated memory die having multiple bond attachment pads, and a conductive leads connected to the bond attachment pads such that some of the conductive leads are connected to more than one bond attachment pad. [0006] [0007] In another embodiment a memory device is described which comprises a plurality of conductive leads, and an integrated circuit memory chip. The memory chip comprises an array of memory cells arranged in subarrays, bond pads fabricated on the integrated circuit memory chip and electrically coupled to the subarrays, the bond pads are electrically connected to the conductive leads such that the bond pads are connected to one of the conductive leads. [0007] [0008] A method of reducing data communication time in an integrated memory circuit is described. The method comprises the steps of fabricating an integrated memory circuit on a semiconductor die having bi-directional data communication circuits coupled to a plurality bond pads distributed over the die, providing a lead frame having an electrically conductive lead for bonding to the distributed bond pads, and bonding the bond pads to the electrically conductive lead for bi-directional data communication with an external processor. [0008] [0009] In yet another embodiment, a bi-directional data communication system is described. The system comprises a processing unit, and a memory device connected to the processing unit through data communication connections. The data communication connections comprise electrically conductive leads. The memory device is fabricated as a semiconductor die and comprises an array of memory cells arranged in a plurality of subarrays, a plurality of bond pads fabricated on the integrated circuit memory chip and electrically coupled to the plurality of subarrays. The plurality of bond pads are electrically connected to the plurality of conductive leads such that a plurality of bond pads are connected to each one of the plurality of conductive leads. [0009] BRIEF DESCRIPTION OF THE DRAWINGS [0010] FIG. 1 is a diagram of a block diagram of a DRAM incorporating the present invention; [0010] [0011] FIG. 2 is a diagram of a packaged SRAM memory; [0011] [0012] FIG. 3 is a diagram of a prior art memory chip and lead frame; [0012] [0013] FIG. 4 is a diagram of a memory chip and lead frame of the present invention; and [0013] [0014] FIG. 5 is a diagram of an alternate embodiment of a memory chip and lead frame of the present invention. [0014] DETAILED DESCRIPTION OF THE INVENTION [0015] In the following detailed description of the preferred embodiments, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific preferred embodiments in which the inventions may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that logical, mechanical and electrical changes may be made without departing from the spirit and scope of the present inventions. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present inventions is defined only by the appended claims. [0015] [0016] FIG. 1 illustrates a simplified block diagram of a DRAM [0016] 10. The memory device can be coupled to a processor 12 such as a microprocessor of a personal computer. The memory device 10 includes a memory array 14 having rows and columns of memory cells. Column decoder 16 and row decoder 18 are provided to access the memory array in response to address signals provided by the processor 12 on address communication lines 28. Data communication is conducted via I/O buffer circuitry 22 and bi-directional data communication lines 26 (DQ). Internal control circuitry 20 accesses the memory array in response to commands provided by the processor 12 on control lines 24. The control lines can include Row Address strobe (RAS*), Column Address Strobe (CAS*), Write Enable (WE*), and Output Enable (OE*). It will be appreciated by those skilled in the art that the present invention is equally applicable to other types of memory devices including, but not limited to, SRAM, SDRAM, EDO, Burst EDO, and VRAM. [0017] FIG. 2 shows a top view of an integrated circuit package of a 32k by 36 SRAM circuit memory device. The packaged memory has metal leads [0017] 29 (pins) provided for external connections. The metal connections are typically fabricated as a lead frame which is electrically bonded to the integrated circuit. The lead frame and memory circuit is enclosed to protect the circuit and bond connections from environmental contaminates. As stated above, plastic is a preferred material for use in enclosing the memory device. [0018] FIG. 3 illustrates an integrated circuit memory die attached to a lead frame. The lead frame is only partially illustrated to show some of the lead frame connections used to bond to the integrated circuit die. It will be appreciated that any number of lead frame connections can be used for a memory circuit and are limited only by the physical constraints of the memory package. The lead frame [0018] 36 is connected to the memory die 30 through bond wires 38 which are attached to bond pads 34 provided on the die. The memory die is fabricated with a memory array divided into four array subsections 32(a)-(d). Each subsection is connected to each data pin (DQ). [0019] When multiple circuit locations need to be attached to one lead frame connection, a conductive path is fabricated on the die. This path is preferably a layer of metal deposited on the die, however, polysilicon can be used. Because the memory cells are arranged in an array covering a substantial portion of the die, data communication between the external controller and the memory device is typically performed via data bus paths [0019] 40. The data bus paths are susceptible to parasitic capacitance which can significantly increase time delays experienced in data communication. Input/Output buffer circuits are typically provided for each data communication bond pad. The data bus paths, therefore, are routed through the buffer circuitry. [0020] Distributed Bond Pads and I/O Buffers [0020] [0021] FIG. 4 illustrates a memory device which uses distributed data bond pads to reduce time delays in data communication. Further, the complexity and die size of the integrated circuit is reduced. The memory device can be a dynamic random access memory (DRAM), a static RAM, or any other type of memory device. The memory device eliminates the need for data bus paths by using extended lead connections which traverse the integrated circuit die to receive multiple bond wires. This structure increases data communication speed between the memory array and the external processor by reducing the parasitic capacitance in the data path. It will be recognized that multiple bond pads can be provided for all data communication lines (DQ's) or provided for select DQ lines which are determined to be most susceptible to delays. [0021] [0022] The integrated memory die [0022] 42 is fabricated with a memory cell array divided into sub-array sections 44. Bond pads 48 are provided adjacent the sub-arrays for connection to the lead frame legs 46. The lead frame legs are bonded to multiple bond pads for electrical communication with the memory die. The data bus lines 40 of FIG. 3 are eliminated by using the extended leads and multiple bond pads. It will be appreciated by those skilled in the art that input/output buffer circuitry will be included for each bond pad. Thus, additional circuitry is needed for the distributed bond pad memory device. The additional real estate needed for the buffer circuitry, however, is more than offset by the reduction of bus lines. [0023] Partial data bus paths can be used with multiple bond pads to reduce the parasitic capacitance experienced in the memory of FIG. 3, as illustrated in FIG. 5. Some of the sub-arrays of the memory die share a common bond pad and buffer circuitry. The data bus lines are, however, substantially reduced by using multiple bond pads per lead frame connector. [0023] [0024] The lead frames of FIGS. 4 and 5 are intended to illustrate different types of lead frames which can be used with a distributed system. It will be appreciated by those skilled in the art that the actual layout and dimensions of a lead frame will depend upon the integrated circuit die size and layout and the desired package pin out. Further, the distributed bond pads of the present invention can be readily used with flip-chip technology. As known to those skilled in the art, packaging an integrated circuit using flip-chip technology involves the use of solder bumps placed on the die bond pads which are then bonded to a circuit board. Thus, the integrated circuit is “flipped” over during the packaging process and the data communication bond pads are connected to conductive leads formed on the circuit board. Substituting a circuit board using flip-chip techniques, or other known packaging processes, in place of a lead frame can simplify the packaging of some complicated memory circuits. [0024] [0025] Conclusion [0025] [0026] A memory device has been described which uses an integrated circuit die having multiple distributed bond pads associated with one external data connection. A lead frame and multiple bond connections are used to electrically connect the distributed bond pads, thereby eliminating the need for lengthy data communication buses fabricated on the die. Distributed buffer circuits can be included in the memory for data communication between the memory circuit and the distributed bond pads. The integrated circuit memories, therefore, have a reduced die size which is less complex. Further, the data communication speed of the memory is increased. [0026] [0027] Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. Therefore, it is manifestly intended that this invention be limited only by the claims and the equivalents thereof. [0027]
权利要求:
Claims (17) [1" id="US-20010005049-A1-CLM-00001] 1. An integrated circuit memory device comprising: an integrated memory die having multiple data communication bond attachment pads; and a plurality of conductive leads connected to the data communication bond attachment pads such that some of the conductive leads are connected to more than one data communication bond attachment pad. [2" id="US-20010005049-A1-CLM-00002] 2. The integrated circuit memory device of claim 1 wherein the integrated memory die comprises: multiple data communication bond attachment pads connected to a single conductive lead; multiple data buffer circuits corresponding to the multiple data communication bond attachment pads; and an array of memory cells coupled to the multiple data communication bond attachment pads via the multiple data buffer circuits. [3" id="US-20010005049-A1-CLM-00003] 3. The integrated circuit memory device of claim 2 wherein the array of memory cells comprises random access memory cells. [4" id="US-20010005049-A1-CLM-00004] 4. The integrated circuit memory device of claim 2 wherein the plurality of conductive leads are connected to the data communication bond attachment pads using conductive bond wires. [5" id="US-20010005049-A1-CLM-00005] 5. The integrated circuit memory device of claim 2 wherein the array of memory cells is fabricated as a plurality of subarrays, each of the plurality of subarrays have an associated data communication bond attachment pad. [6" id="US-20010005049-A1-CLM-00006] 6. The integrated circuit memory device of claim 1 wherein the integrated memory die comprises: a plurality of shared data communication bond attachment pads connected to a single conductive lead; a plurality of data buffer circuits corresponding to the plurality of shared data communication bond attachment pads; and an array of memory cells fabricated as a plurality of subarrays coupled to the plurality of shared data communication bond attachment pads via the plurality of data buffer circuits, each one of the plurality of shared data communication bond pads being connected to at least two of the plurality of subarrays. [7" id="US-20010005049-A1-CLM-00007] 7. The integrated circuit memory device of claim 1 wherein the integrated circuit memory device comprises a dynamic random access memory device. [8" id="US-20010005049-A1-CLM-00008] 8. The integrated circuit memory device of claim 1 wherein the plurality of conductive leads are formed on an integrated circuit. [9" id="US-20010005049-A1-CLM-00009] 9. A memory device comprising: a plurality of conductive leads; and an integrated circuit memory chip comprising, an array of memory cells arranged in a plurality of subarrays, a plurality of data communication bond pads fabricated on the integrated circuit memory chip and electrically coupled to the plurality of subarrays, the plurality of bond pads are electrically connected to the plurality of conductive leads such that the plurality of bond pads are connected to one of the plurality of conductive leads. [10" id="US-20010005049-A1-CLM-00010] 10. The memory device of claim 9 wherein the plurality of bond pads are coupled to the plurality of subarrays through a plurality of buffer circuits for bi-directional data communication with an external processor via the plurality of conductive leads. [11" id="US-20010005049-A1-CLM-00011] 11. The memory device of claim 9 wherein a bond pad associated with each of the plurality of subarrays is electrically connected to one of the plurality of conductive leads. [12" id="US-20010005049-A1-CLM-00012] 12. The memory device of claim 9 wherein the plurality of bond pads are electrically connected to the plurality of conductive leads with wire bonds. [13" id="US-20010005049-A1-CLM-00013] 13. The memory device of claim 9 wherein the plurality of conductive leads are formed on an integrated circuit. [14" id="US-20010005049-A1-CLM-00014] 14. A method of reducing data communication time in an integrated memory circuit, the method comprising the steps of: fabricating an integrated memory circuit on a semiconductor die having a plurality of bi-directional data communication circuits coupled to a plurality bond pads distributed over the die; providing a lead frame having an electrically conductive lead for bonding to the distributed bond pads; and bonding the plurality of bond pads to the electrically conductive lead for bi-directional data communication with an external processor. [15" id="US-20010005049-A1-CLM-00015] 15. The method of claim 14 wherein the bi-directional data communication circuits are input/output buffer circuits. [16" id="US-20010005049-A1-CLM-00016] 16. The method of claim 14 wherein the step of bonding the plurality of bond pads to the electrically conductive lead comprises wire bonding the plurality of bond pads to the electrically conductive lead. [17" id="US-20010005049-A1-CLM-00017] 17. A bi-directional data communication system comprising: a processing unit; and a memory device connected to the processing unit through data communication connections, the data communication connections comprising electrically conductive leads; the memory device is fabricated as a semiconductor die comprising, an array of memory cells arranged in a plurality of subarrays, a plurality of data communication bond pads fabricated on the integrated circuit memory chip and electrically coupled to the plurality of subarrays, the plurality of bond pads are electrically connected to the plurality of conductive leads such that a plurality of bond pads are connected to each one of the plurality of conductive leads.
类似技术:
公开号 | 公开日 | 专利标题 US6392304B1|2002-05-21|Multi-chip memory apparatus and associated method US9455217B2|2016-09-27|Semiconductor package including multiple chips and separate groups of leads KR100642130B1|2006-11-13|A semiconductor device US6858472B2|2005-02-22|Method for implementing selected functionality on an integrated circuit device US5815427A|1998-09-29|Modular memory circuit and method for forming same US6768660B2|2004-07-27|Multi-chip memory devices and modules including independent control of memory chips US5744870A|1998-04-28|Memory device with multiple input/output connections JP2888755B2|1999-05-10|Semiconductor device US5627792A|1997-05-06|Loc type semiconductor memory device US20190319013A1|2019-10-17|Semiconductor devices with duplicated die bond pads and associated device packages and methods of manufacture US6121681A|2000-09-19|Semiconductor device JPH11501772A|1999-02-09|Single Deposition Layer Metal Dynamic RAM JP2943781B2|1999-08-30|Semiconductor memory JP2985479B2|1999-11-29|Semiconductor memory and semiconductor memory module US6229726B1|2001-05-08|Integrated circuit chip having multiple package options JP2001044325A|2001-02-16|Semiconductor device and semiconductor module JP2748940B2|1998-05-13|Resin-sealed semiconductor device KR950013050B1|1995-10-24|Loc type lead frame JPH10284681A|1998-10-23|Memory module JPH10284682A|1998-10-23|Memory module JP2000156463A|2000-06-06|Semiconductor device
同族专利:
公开号 | 公开日 US6184067B1|2001-02-06| US6587892B2|2003-07-01| US5744870A|1998-04-28|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题 JPH0114707B2|1982-06-30|1989-03-14|Fujitsu Ltd|| EP0204177A1|1985-05-31|1986-12-10|Siemens Aktiengesellschaft|Connection arrangement for semiconductor integrated circuits| JPH0650761B2|1986-08-12|1994-06-29|富士通株式会社|Semiconductor device| US5233603A|1988-04-21|1993-08-03|Nec Corporation|Packet switch suitable for integrated circuit implementation| US5208782A|1989-02-09|1993-05-04|Hitachi, Ltd.|Semiconductor integrated circuit device having a plurality of memory blocks and a lead on chip arrangement| US5233220A|1989-06-30|1993-08-03|Texas Instruments Incorporated|Balanced capacitance lead frame for integrated circuits and integrated circuit device with separate conductive layer| GB8918482D0|1989-08-14|1989-09-20|Inmos Ltd|Packaging semiconductor chips| US5066999A|1989-10-23|1991-11-19|Micron Technology, Inc.|Resistor under wirebond pad| SG52332A1|1990-09-24|1998-09-28|Texas Instruments Inc|Insulated lead frame for integrated circuits and method of manufacture thereof| US5373470A|1993-03-26|1994-12-13|United Memories, Inc.|Method and circuit for configuring I/O devices| JPH07130788A|1993-09-09|1995-05-19|Mitsubishi Electric Corp|Semiconductor integrated circuit device| JP2647023B2|1994-10-27|1997-08-27|日本電気株式会社|Semiconductor storage device| WO1996013902A1|1994-11-01|1996-05-09|Virtual Machine Works, Inc.|Programmable multiplexing input/output port| US5946552A|1996-08-20|1999-08-31|International Business Machines Corporation|Universal cost reduced substrate structure method and apparatus| US5808343A|1996-09-20|1998-09-15|Integrated Device Technology, Inc.|Input structure for digital integrated circuits| US6009481A|1996-09-30|1999-12-28|Emc Corporation|Mass storage system using internal system-level mirroring| US6178488B1|1998-08-27|2001-01-23|Micron Technology, Inc.|Method and apparatus for processing pipelined memory commands|US6025616A|1997-06-25|2000-02-15|Honeywell Inc.|Power distribution system for semiconductor die| US5869895A|1997-12-15|1999-02-09|Micron Technology, Inc.|Embedded memory assembly| US6829646B1|1999-10-13|2004-12-07|L. V. Partners, L.P.|Presentation of web page content based upon computer video resolutions| CA2351824C|2000-06-29|2003-03-18|3044105 Nova Scotia Limited|Electronic purchasing system and method| US6356500B1|2000-08-23|2002-03-12|Micron Technology, Inc.|Reduced power DRAM device and method| SG120858A1|2001-08-06|2006-04-26|Micron Technology Inc|Quad flat no-leadgrid array package, methodof making and memory module and computer system including same| US7680688B2|2002-05-28|2010-03-16|American Express Travel Related Services Company, Inc.|System and method for exchanging loyalty points for acquisitions| US6975527B1|2002-11-12|2005-12-13|Integrated Device Technology, Inc.|Memory device layout| US8212367B2|2004-11-10|2012-07-03|Sandisk Il Ltd.|Integrated circuit die with logically equivalent bonding pads| US7586199B1|2005-03-23|2009-09-08|Marvell International Ltd.|Structures, architectures, systems, methods, algorithms and software for configuring and integrated circuit for multiple packaging types| US8405220B1|2005-03-23|2013-03-26|Marvell International Ltd.|Structures, architectures, systems, methods, algorithms and software for configuring an integrated circuit for multiple packaging types| US9390772B2|2012-05-22|2016-07-12|Samsung Electronics Co., Ltd.|Semiconductor device including option pads for determining an operating structure thereof, and a system having the same|
法律状态:
2003-06-12| STCF| Information on status: patent grant|Free format text: PATENTED CASE | 2003-12-23| CC| Certificate of correction| 2006-12-08| FPAY| Fee payment|Year of fee payment: 4 | 2010-12-03| FPAY| Fee payment|Year of fee payment: 8 | 2014-12-10| FPAY| Fee payment|Year of fee payment: 12 | 2016-05-12| AS| Assignment|Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001 Effective date: 20160426 | 2016-06-02| AS| Assignment|Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT, MARYLAND Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001 Effective date: 20160426 | 2017-06-08| AS| Assignment|Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT, CALIFORNIA Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001 Effective date: 20160426 | 2018-08-23| AS| Assignment|Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT;REEL/FRAME:047243/0001 Effective date: 20180629 | 2019-10-09| AS| Assignment|Owner name: MICRON TECHNOLOGY, INC., IDAHO Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL AGENT;REEL/FRAME:050937/0001 Effective date: 20190731 |
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 US08/660,109|US5744870A|1996-06-07|1996-06-07|Memory device with multiple input/output connections| US09/067,359|US6184067B1|1996-06-07|1998-04-27|Memory device with multiple input/output connections| US09/767,186|US6587892B2|1996-06-07|2001-01-22|Method of reducing data communication time|US09/767,186| US6587892B2|1996-06-07|2001-01-22|Method of reducing data communication time| 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|