![]() Computer-aided design supporting system in which cells can be arranged independently
专利摘要:
A computer-aided design supporting system for a semiconductor device includes a cell library, an arranging tool and a wiring tool. The cell library stores a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns. A logic device pattern of the semiconductor device includes one of the plurality of logic cell patterns, one of the plurality of power supply cell patterns, and one of the plurality of ground cell patterns. The arranging tool arranges selected ones of the plurality of logic cell patterns, selected ones of the plurality of power supply cell patterns and selected ones of the plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction. The wiring tool connects between the selected logic cell patterns, between the selected power supply cell patterns and between the selected ground cell patterns arranged on the cell tracks in response to a wiring instruction to form a pattern of the semiconductor device. 公开号:US20010004762A1 申请号:US09/729,198 申请日:2000-12-05 公开日:2001-06-21 发明作者:Takeshi Matsumoto;Atsuko Kozai 申请人:NEC Corp; IPC主号:H01L27-11807
专利说明:
[0001] 1. Field of the Invention [0001] [0002] The present invention relates to a computer-aided design supporting system for arranging cells independently with reference to a cell library. [0002] [0003] 2. Description of the Related Art [0003] [0004] To design a semiconductor circuit, a computer-aided design supporting system is often used to automatically arrange and connect function blocks or “cells”. Such a computer-aided design supporting system is disclosed in, for example, Japanese Laid Open Patent Application (JP-A-Heisei 6-85062). In this reference, the computer-aided design supporting system has a cell library, which stores patterns of circuits such as basic gates and logic circuits, which have a high use frequency as standard cells. The standard cell is composed of a logic circuit section, a power supply section and a ground section. [0004] [0005] FIG. 1 shows the structure of the conventional computer-aided design supporting system [0005] 100. The design supporting system 100 is composed of a CAD tool 101 and a cell library 102. The CAD tool 101 is composed of an arranging tool 103 and a wiring tool 104. [0006] The CAD tool [0006] 101 is carries out automatic arrangement and connection of the cells. The cell library 102 is a database in which various standard cells are registered. The arranging tool 103 reads out the standard cells from the cell library 102 and automatically arranges the read out standard cells on a cell track provided in an arrangement region. The wiring tool 104 automatically connects between the standard cells on the cell track and between the standard cells and wiring lines on a wiring tack in the arrangement region. [0007] FIG. 2 shows the structure of a conventional standard cell [0007] 110. As shown in FIG. 2, the standard cell 110 is composed of a power supply section 111, a logic circuit section 112, and a ground section 113. The standard cell 110 is arranged on the cell track, using the power supply section 111, the logic circuit section 112 and the ground section 113 as a unit. [0008] FIGS. 3A to [0008] 3C show the arrangement of the conventional standard cells. FIG. 3A shows the state in which three standard cells 110 a are arranged on a cell track T10, and three standard cells 110 b are arranged on a cell track T11. The ground sections 113 b of the standard cells 110 b overlap the ground terminal sections 113 a of the standard cells 110 a. Thus, the ground sections 113 b of the standard cells 110 b are arranged on the cell track T10. [0009] When a wiring track T[0009] 12 should be provided between the cell track T10 and the cell track T11 after the standard cells 110 a and 110 b have been arranged, the overlapping of the ground terminal sections 113 a and the ground terminal sections 113 b are first eliminated, as shown in FIG. 3B. Then, the region of the cell track T11 is moved, so that the wiring track T12 is formed, as shown in FIG. 3C. [0010] If the power supply sections or the ground sections are arranged between the adjacent cell tracks such that they are used in common, the arrangement region will be used more effectively. If a wiring track should be arranged between the cell tracks, the power supply sections or the ground sections are independently arranged. In this case, however, the arrangement region cannot be utilized effectively. [0010] [0011] Also, it is desired that the height of the power supply section or ground section, namely, the dimension in the direction in which the power supply section and the ground section are aligned in the standard cell, can be selected optionally. Also, it is desirable that the amount of current that flows in the standard cell can be selected optionally. For this purpose, it is necessary to provide a plurality of standard cells for every logic circuit. The standard cells are different power supply sections and different ground sections in height and permissible current value. For this reason, a great number of standard cells need to be registered in the cell library, so that a selecting operation of standard cells is complicated in case of arrangement of the standard cell. [0011] SUMMARY OF THE INVENTION [0012] Therefore, an object of the present invention is to provide a computer-aided design supporting system in which power supply cell patterns, logic cell patterns and ground cell patterns can be arranged individually and independently. [0012] [0013] Another object of the present invention is to provide a computer-aided design supporting system in which an arranged power supply cell pattern, an arranged logic cell pattern and an arranged ground cell pattern are automatically connected to each other. [0013] [0014] Still another object of the present invention is to provide a computer-aided design supporting system in which an arranged power supply cell pattern, an arranged logic cell pattern and an arranged ground cell pattern constitutes a pattern of a logic device as a unit. [0014] [0015] Yet still another object of the present invention is to provide a computer-aided design supporting system in which an arranged power supply cell pattern, an arranged logic cell pattern and an arranged ground cell pattern can be changed or moved as a unit. [0015] [0016] It is an object of the present invention to provide a computer-aided design supporting system in which a cell track and a wiring track can be effectively arranged. [0016] [0017] In order to achieve an aspect of the present invention, a computer-aided design supporting system for a semiconductor device includes a cell library, an arranging tool and a wiring tool. The cell library stores a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns. A logic device pattern of the semiconductor device includes one of the plurality of logic cell patterns, one of the plurality of power supply cell patterns, and one of the plurality of ground cell patterns. The arranging tool arranges selected ones of the plurality of logic cell patterns, selected ones of the plurality of power supply cell patterns and selected ones of the plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction. The wiring tool connects between the selected logic cell patterns, between the selected power supply cell patterns and between the selected ground cell patterns arranged on the cell tracks in response to a wiring instruction to form a pattern of the semiconductor device. [0017] [0018] Here, a pattern of a specific logic device may include a specific one of the selected logic cell patterns, a specific one of the selected power supply cell patterns and a specific one of the selected ground cell patterns. Also, it is supposed that after one of the specific logic cell pattern, a specific power supply cell pattern and a specific ground cell pattern is arranged by the arranging tool, another may be arranged by the arranging tool with respect to the one cell pattern. In this case, the one cell pattern and the other cell pattern are automatically connected. [0018] [0019] Also, it is desirable that the plurality of power supply cell patterns are grouped in a plurality of groups, and the plurality of ground cell patterns are grouped in a plurality of groups. In this case, the plurality of groups for the plurality of power supply cell patterns may be different from each other in at least one of a height of cell pattern, the number of power supply lines, and a permissible current value. In addition, the plurality of groups for the plurality of ground cell patterns may be different from each other in at least one of a height of cell pattern, the number of ground lines, and a permissible current value. [0019] [0020] Also, the arranging tool may include a logic cell tool, a power supply cell tool and a ground cell tool. The logic cell tool arranges each of the selected logic cell patterns on either of the cell tracks in response to a logic cell arrangement instruction. The power supply cell tool arranges each of the selected power supply cell patterns on either of the cell tracks in response to a power supply cell arrangement instruction. The ground cell tool arranges each of the selected ground cell patterns on either of the cell tracks in response to a ground cell arrangement instruction. [0020] [0021] Also, a specified logic device may include a specified one of the selected logic cell patterns, a specified one of the selected power supply cell patterns and a specific one of the selected ground cell patterns. In this case, the arranging tool transforms the specified logic device pattern in response to a move instruction while maintaining connections between the cell patterns such that the specified logic cell pattern and one of the specific power supply cell pattern and the specific ground cell pattern are automatically moved as a unit. In this case, when the move instruction is related to the specified logic cell pattern and the specified power supply cell pattern, the logic cell tool moves the specified logic cell pattern in response to the move instruction. In addition, the power cell tool moves the specified power supply cell pattern in response to the move instruction, and the ground cell tool maintaining connection between the specified logic cell pattern and the specified ground cell pattern. Alternatively, when the move instruction is related to the specified logic cell pattern and the specified ground cell pattern, the logic cell tool moves the specified logic cell pattern in response to the move instruction. In addition, the ground tool moves the specified ground cell pattern in response to the move instruction, and the power supply cell tool maintaining connection between the specified logic cell pattern and the specified power supply cell pattern. [0021] [0022] In another aspect of the present invention, a computer-aided design supporting method for a semiconductor device is attained by providing a cell library which stores a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns, wherein a logic device pattern of the semiconductor device includes one of the plurality of logic cell patterns, one of the plurality of power supply cell patterns, and one of the plurality of ground cell patterns; by arranging selected ones of the plurality of logic cell patterns, selected ones of the plurality of power supply cell patterns and selected ones of the plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction; and by connecting between the selected logic cell patterns, between the selected power supply cell patterns and between the selected ground cell patterns arranged on the cell tracks in response to a wiring instruction to form a pattern of the semiconductor device. [0022] [0023] Here, a pattern of a specific logic device may include a specific one of the selected logic cell patterns, a specific one of the selected power supply cell patterns and a specific one of the selected ground cell patterns. Also, after one of the specific logic cell pattern, a specific power supply cell pattern and a specific ground cell pattern is arranged by the arranging tool, another may be arranged by the arranging tool with respect to the one cell pattern. In this case, the arrangement is attained by automatically connecting the one cell pattern and the other cell pattern. [0023] [0024] Also, the plurality of power supply cell patterns may be grouped in a plurality of groups, and the plurality of ground cell patterns may be grouped in a plurality of groups. In this case, it is desirable that the plurality of groups for the plurality of power supply cell patterns are different from each other in at least one of a height of cell pattern, the number of power supply lines, and a permissible current value. In addition, it is desirable that the plurality of groups for the plurality of ground cell patterns are different from each other in at least one of a height of cell pattern, the number of ground lines, and a permissible current value. [0024] [0025] Also, the arrangement may be attained by arranging each of the selected logic cell patterns on either of the cell tracks by a logic cell tool in response to a logic cell arrangement instruction; by arranging each of the selected power supply cell patterns on either of the cell tracks by a power supply cell tool in response to a power supply cell arrangement instruction; and by arranging each of the selected ground cell patterns on either of the cell tracks by a ground cell tool in response to a ground cell arrangement instruction. [0025] [0026] In addition, when a specified logic device include a specified one of the selected logic cell patterns, a specified one of the selected power supply cell patterns and a specific one of the selected ground cell patterns, the method may further includes a method attained by transforming the specified logic device pattern in response to a move instruction while maintaining connections between the cell patterns such that the specified logic cell pattern and one of the specific power supply cell pattern and the specific ground cell pattern are automatically moved as a unit. In this case, when the move instruction is related to the specified logic cell pattern and the specified power supply cell pattern, the transformation may be attained by moving the specified logic cell pattern in response to the move instruction. In addition, the transformation may be attained by moving the specified power supply cell pattern in response to the move instruction, and by maintaining connection between the specified logic cell pattern and the specified ground cell pattern. Instead, when the move instruction is related to the specified logic cell pattern and the specified ground cell pattern, the transformation may be attained by moving the specified logic cell pattern in response to the move instruction. In addition, the transformation may be attained by moving the specified ground cell pattern in response to the move instruction, and maintaining connection between the specified logic cell pattern and the specified power supply cell pattern. [0026] [0027] In order to achieve still another aspect of the present invention, a recording medium which stores a cell library having a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns. In this case, a logic device pattern of the semiconductor device includes one of the plurality of logic cell patterns, one of the plurality of power supply cell patterns, and one of the plurality of ground cell patterns. The recording medium also stores a program stores for a method which is attained by arranging selected ones of the plurality of logic cell patterns, selected ones of the plurality of power supply cell patterns and selected ones of the plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction; and by connecting between the selected logic cell patterns, between the selected power supply cell patterns and between the selected ground cell patterns arranged on the cell tracks in response to a wiring instruction to form a pattern of the semiconductor device. [0027] [0028] Here, a pattern of a specific logic device may include a specific one of the selected logic cell patterns, a specific one of the selected power supply cell patterns and a specific one of the selected ground cell patterns, and after one of the specific logic cell pattern, a specific power supply cell pattern and a specific ground cell pattern is arranged by the arranging tool, another may be arranged by the arranging tool with respect to the one cell pattern. In this case, the arrangement may be attained by automatically connecting the one cell pattern and the other cell pattern. [0028] [0029] Also, the arrangement may be attained by arranging each of the selected logic cell patterns on either of the cell tracks by a logic cell tool in response to a logic cell arrangement instruction; by arranging each of the selected power supply cell patterns on either of the cell tracks by a power supply cell tool in response to a power supply cell arrangement instruction; and by arranging each of the selected ground cell patterns on either of the cell tracks by a ground cell tool in response to a ground cell arrangement instruction. [0029] [0030] Also, when a specified logic device include a specified one of the selected logic cell patterns, a specified one of the selected power supply cell patterns and a specific one of the selected ground cell patterns, the method may further include transforming the specified logic device pattern in response to a move instruction while maintaining connections between the cell patterns such that the specified logic cell pattern and one of the specific power supply cell pattern and the specific ground cell pattern are automatically moved as a unit. [0030] BRIEF DESCRIPTION OF THE DRAWINGS [0031] FIG. 1 is a diagram showing the structure of a conventional computer-aided design supporting system; [0031] [0032] FIG. 2 is a diagram showing a conventional standard cell; [0032] [0033] FIGS. 3A to [0033] 3C are diagrams showing arrangements of the conventional standard cells; [0034] FIG. 4 is a block diagram showing the structure of a computer-aided design supporting system according to an embodiment of the present invention; [0034] [0035] FIGS. 5A to [0035] 5E are diagrams showing the structure of types of standard cells used in the embodiment of the present invention; [0036] FIGS. 6A to [0036] 6D are diagrams showing change of the arrangement of the standard cells of the present invention; and [0037] FIG. 7 is a flow chart showing the operation of an arranging tool of the present invention. [0037] DESCRIPTION OF THE PREFERRED EMBODIMENTS [0038] Hereinafter, a computer-aided design supporting system of the present invention will be described below in detail with reference to the attached drawings. [0038] [0039] FIG. 1 shows the structure of a computer-aided design supporting system [0039] 1 according to an embodiment of the present invention. The computer-aided design supporting system 1 is composed of a CAD tool 2 and a cell library 3. The CAD tool 2 is composed of an arranging tool 4 and a wiring tool 5. The arranging tool 4 has a logic cell tool 6, a power supply cell tool 7 and a ground cell tool 8. [0040] The cell library [0040] 3 stores a plurality of types of standard logic cell patterns, a plurality of types of standard power supply cell patterns and a plurality of types of ground cell patterns. The plurality of types of standard power supply cell patterns are different from each other in height, the number of power supply lines or permissible current value. The plurality of types of ground cell patterns are different from each other in height, the number of ground lines or permissible current value. A pattern of a logic device is composed of a set of a power supply cell pattern, a logic cell pattern and a ground cell pattern. [0041] The CAD tool [0041] 2 is a processor that carries out the automatic arrangement and connection of cell patterns. The arranging tool 4 reads out the standard cell pattern from the cell library 3 in response to an arrange instruction individually and independently. The arranging tool 4 automatically arranges the read out standard cell pattern on a cell track provided in an arrangement region. The wiring tool 5 automatically connects between the standard cell patterns for different logic device patterns on the cell track, and between the standard cell patterns and wiring lines on the wiring track in the arrangement region. [0042] The logic cell tool [0042] 6 arranges a standard logic cell pattern in response to a logic cell arrange instruction of the arrange instruction. The power supply cell tool 7 arranges a standard power supply cell pattern in response to a power supply cell arrange instruction of the arrange instruction. The ground cell tool 8 arranges a standard ground cell pattern in response to a ground cell arrange instruction of the arrange instruction. [0043] FIGS. 5B to [0043] 5E are show the structure of the standard cell pattern according the present invention. As shown in FIGS. 5B to 5E, the cell library 3 has the first standard power supply cell pattern 70 a and the second standard power supply cell pattern 70 b as the standard cell patterns. The cell library 3 further has a standard logic cell pattern 60 as the standard cell pattern. Still further, the cell library 3 has the first standard ground cell pattern 80 a and the second standard ground cell pattern 80 b as the standard cell patterns. The first standard power supply cell pattern 70 a and the first standard ground cell pattern 80 a are small current cell patterns. The second standard power supply cell pattern 70 b and the second standard ground cell pattern 80 b are large current cell patterns. [0044] Referring to FIG. 5A, the standard logic cell pattern [0044] 60 is arranged on a cell track by the logic cell tool 6 in response to the logic cell arrange instruction. The standard power supply cell patterns 71 to 75 are arranged above the standard logic cell pattern 60 by the power supply cell tool 7 and the standard ground cell patterns 81 to 85 are arranged under the standard logic cell pattern 60 by the ground cell tool 8. At this time, when the standard power supply cell 75 is arranged adjacently to the standard logic cell pattern 60 on the cell track in response to the power supply cell arranging instruction, a wiring line pattern of the power supply cell pattern 75 is connected to a wiring line pattern of the standard logic cell pattern 60 by the power supply cell tool 7. Also, when the standard ground cell 85 is arranged adjacently to the standard logic cell pattern 60 on the cell track in response to the ground cell arranging instruction, a wiring line pattern of the ground cell pattern 85 is connected to a wiring line pattern of the standard logic cell pattern 60 by the ground cell tool 7. Thus, the standard power supply cell 75, the standard logic cell pattern 60 and the standard ground cell 85 are made unitary as a pattern of a logic device. As described above, the standard logic cell pattern 60 has neither a power supply cell pattern nor a ground cell pattern. The standard logic cell pattern 60 is used in combination with the standard power supply cell pattern and the standard ground cell pattern. [0045] FIG. 6A shows an arrangement of the standard cell patterns according to the embodiment of the present invention. FIG. 6B shows a rearrangement of the standard cell patterns in which a wiring track is newly provided between two adjacent cell tracks. As shown in FIG. 6A, there are arranged a logic cell pattern group [0045] 600 composed of three standard logic cell patterns, a power supply cell pattern group 700 composed of three standard power supply cell patterns and a ground cell pattern group 800 composed of six ground cell patterns on a cell track T20. Further, there are arranged a logic cell pattern group 601 composed of three standard logic ells and a power supply cell pattern group 701 composed of three standard power supply cell patterns on a cell track T21. Of the six standard ground cell patterns of the group 800, the first three are connected to the three standard logic cell patterns of the logic cell pattern group 600, respectively. Also, the remaining three are connected to the three standard logic cell patterns of the logic cell pattern group 601, respectively. The remaining three standard ground cell patterns are arranged to overlap the first three standard ground cell patterns. In this case, the power supply cell tool 7 controls the arrangement of the standard power supply cell patterns. Also, the logic cell tool 6 controls the arrangement of the standard logic cell patterns, and the ground cell tool 8 controls the arrangement of the standard ground cell patterns. [0046] When a wiring track T[0046] 22 should be provided between the cell tracks T20 and T21 after the groups of cell patterns are arranged, the power supply cell pattern group 701 is moved by the power supply cell tool 7 in response to a change (move) instruction. At this time, the arranging tool 4 temporarily stored a movement quantity of the power supply cell group 701. Then, the logic cell tool 6 is automatically initiated after the operation of the power supply cell tool 7. Thus, the logic cell pattern group 601 is moved by the movement quantity by the logic cell tool 6. In this case, wiring line patterns extend from the standard ground cell patterns to the standard logic cell patterns. Thus, the ground cell tool 8 maintains the respective connections between the ground cell pattern group 800 and the logic cell pattern group 601. As a result, the wiring track T22 is formed by moving the power supply cell pattern group 701 and logic cell pattern group 601, as shown in FIG. 6B. [0047] Thereafter, the wiring tool [0047] 5 is initiated so that the ground cell patterns are connected to wiring lines of the wiring track T22. [0048] FIG. 6C shows the arrangement of the standard cell patterns according to the embodiment of the present invention. This figure is similar to FIG. 6A. FIG. 6D shows an arrangement of the standard cell patterns in which the standard ground cell patterns of the ground cell pattern group are changed in height. As shown in FIG. 6D, there are arranged a logic cell pattern group [0048] 600 composed of three standard logic cell patterns, a power supply cell pattern group 700 composed of three standard power supply cell patterns and a ground cell pattern group 800 composed of six ground cell patterns on a cell track T20. Further, there are arranged a logic cell pattern group 601 composed of three standard logic ells and a power supply cell pattern group 701 composed of three standard power supply cell patterns on a cell track T21. Of the six standard ground cell patterns of the group 800, the first three are connected to the three standard logic cell patterns of the logic cell pattern group 600, respectively. Also, the remaining three are connected to the three standard logic cell patterns of the logic cell pattern group 601, respectively. The remaining three standard ground cell patterns are arranged to overlap the first three standard ground cell patterns. In this case, the power supply cell tool 7 controls the arrangement of the standard power supply cell patterns. Also, the logic cell tool 6 controls the arrangement of the standard logic cell patterns, and the ground cell tool 8 controls the arrangement of the standard ground cell patterns. [0049] The ground cell tool [0049] 8 receives a change instruction to change the ground cell patterns of the group 800 in height. At this time, the ground cell tool 8 carries out a changing process of all the ground cell patterns of the group 800 at a time. For example, when the cell patterns of the ground cell pattern group 800 are changed to the second standard cell patterns 80 b, the ground cell tool 8 reads the second standard ground cell patterns 80 b from the cell library 3 in response to a change (substitute) instruction. Then, the tool 8 arranges the second standard ground cell patterns 80 b in the ground cell pattern group 800 in place of the first standard ground cell patterns 80 a, as shown in FIG. 6D. In this case, prior to the ground cell tool 8, the power supply cell tool 7 and the logic cell tool 6 are started. The power supply cell pattern group 701 is moved by the power supply cell tool 7 in response to a change (move) instruction. At this time, the arranging tool 4 temporarily stored a movement quantity of the power supply cell group 701. Then, the logic cell tool 6 is automatically initiated after the operation of the power supply cell tool 7. Thus, the logic cell pattern group 601 is moved by the movement quantity by the logic cell tool 6. Then, the ground cell tool 8 is started to substitute the second standard ground cell patterns 80 b for the first standard ground cell patterns 80 a, as shown in FIG. 6D. As a result, wiring line patterns of the standard ground cell patterns of the group 801 are connected to the wiring line patterns of the standard logic cell patterns of the group 601 [0050] Thereafter, the wiring tool [0050] 5 is initiated so that the standard ground cell patterns are connected to wiring lines of the wiring track T22. [0051] Next, FIG. 7 is a flowchart showing the operation of the arranging tool [0051] 4 of the present invention. Upon receipt of a cell pattern arranging instruction, the logic cell tool 6 of the tool 4 reads the standard logic cell pattern 60 from the cell library 3 to arrange on a predetermined cell track. Similarly, the power supply cell tool 7 reads the standard power supply cell patterns 70 a and 70 b from the cell library 3 to arrange on the predetermined cell track. Similarly, the ground cell tool 8 reads the standard ground cell patterns 80 a and 80 b from the cell library 3 to arrange on the predetermined cell track (Step S1). [0052] The power supply cell tool [0052] 7 monitors an instruction for changing the standard power supply cell patterns (Step S2). To change the standard power supply cell patterns is to change the cell pattern 70 a to the cell pattern 70 b, and the cell pattern 70 b to the cell pattern 70 a. As long as no instruction for changing the standard power supply cell patterns is generated, the ground cell tool 8 keeps monitoring an instruction for changing the standard ground cell patterns (Step S3). To change the standard ground cell patterns is to change the cell pattern 80 a to the cell pattern 80 b, and the cell pattern 80 b to the cell pattern 80 a. As long as no instructions for changing the standard ground cell patterns is generated, the logic cell tool 6 keeps monitoring an instruction for moving the cell track (Step S3). The cell track is moved when it is necessary to provide a new wiring track, to expand the existing wiring track or to compress the same. As long as no instruction for moving the cell track is generated, the arranging tool 4 keeps waiting for a new instruction. [0053] Upon detecting an instruction for changing the standard power supply cell patterns, the power supply cell tool [0053] 7 reads a new standard power supply cell pattern from the cell library 3. The power supply cell tool 7 arranges the new standard power supply cell pattern on a predetermined power supply cell pattern group, as described above (Step S5). [0054] Upon detecting an instruction for changing the standard ground cell patterns, the ground cell tool [0054] 8 reads a new standard ground cell pattern from the cell library 3. The tool 8 arranges a new standard ground cell pattern on a predetermined ground cell pattern group, as described above (Step S6). [0055] Upon detecting an instruction for moving the cell track, the logic cell tool [0055] 6, the power supply cell tool 7 and the ground cell tool 8 rearrange the standard logic cell patterns, the standard power supply cell patterns and the standard ground cell patterns on a new cell track (Step S7). [0056] As has been described, the computer-aided design supporting system according to the present invention can change, substitute and move the standard logic cell patterns, standard power supply cell patterns and standard ground cell patterns in association with any other cell patterns. Also, after the standard power supply cell pattern and the standard ground cell pattern can be used in common to each other after they are moved. Therefore, it is eliminate the loss of the arrangement space with the movement of the cell patterns. [0056] [0057] In the computer-aided design supporting system of the present invention, it is unnecessary to prepare various types of power supply cell patterns or ground cell patterns for one type of a logic cell pattern. This allows the decreases of the number of cell patterns that should be registered in the cell library. For example, from 400 (types of logic cell patterns)×N to (400+n), where n is the number of types of power supply and ground cell patterns. The reduction of the number of cell patterns to be stored in the cell library leads the shorter retrieval time of any desired cell patterns. [0057] [0058] Since the freedom of arrangement of the standard ground cell patterns increases, the grounding position can be located far from the grounding position to the substrate with respect to the logic cell pattern. Hence, the effect of measures to noise at the substrate can be obtained. [0058] [0059] The present invention is not limited to the embodiments described above. For example, the standard power supply cell patterns and the standard ground cell patterns, which are registered in the cell library, need not be limited to two types. Rather, the cell library may store more types of standard power supply cell patterns and standard ground cell patterns. Moreover, more standard logic cell patterns may be registered in the cell library in accordance with the logic function. Furthermore, the standard power supply cell patterns and the standard logic ground cell patterns are not limited in height and the number of wiring lines. Also, the standard power supply cell patterns and the standard logic ground cell patterns may have larger permissible current values when they are arranged on locations nearer to the power supply point. The taller one and shorter one, one having many wiring lines and one having few wiring lines, or one having a large permissible current value and one having a small permissible current value may be alternately arranged. [0059] [0060] The computer-aided design supporting system according to the present invention can realize the efficient arrangement of cell tracks and wiring tracks. Moreover, the system according to the invention can reduce the number of cell patterns that should be registered in the cell library. [0060]
权利要求:
Claims (20) [1" id="US-20010004762-A1-CLM-00001] 1. A computer-aided design supporting system for a semiconductor device comprising: a cell library storing a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns, wherein a logic device pattern of said semiconductor device includes one of said plurality of logic cell patterns, one of said plurality of power supply cell patterns, and one of said plurality of ground cell patterns; an arranging tool which arranges selected ones of said plurality of logic cell patterns, selected ones of said plurality of power supply cell patterns and selected ones of said plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction; and a wiring tool which connects between said selected logic cell patterns, between said selected power supply cell patterns and between said selected ground cell patterns arranged on said cell tracks in response to a wiring instruction to form a pattern of said semiconductor device. [2" id="US-20010004762-A1-CLM-00002] 2. The computer-aided design supporting system according to claim 1 , wherein a pattern of a specific logic device comprises a specific one of said selected logic cell patterns, a specific one of said selected power supply cell patterns and a specific one of said selected ground cell patterns, and after one of said specific logic cell pattern, a specific power supply cell pattern and a specific ground cell pattern is arranged by said arranging tool, another is arranged by said arranging tool with respect to said one cell pattern, and said one cell pattern and said another cell pattern are automatically connected. [3" id="US-20010004762-A1-CLM-00003] 3. The computer-aided design supporting system according to claim 1 , wherein said plurality of power supply cell patterns are grouped in a plurality of groups, and said plurality of ground cell patterns are grouped in a plurality of groups. [4" id="US-20010004762-A1-CLM-00004] 4. The computer-aided design supporting system according to claim 3 , wherein said plurality of groups for said plurality of power supply cell patterns are different from each other in at least one of a height of cell pattern, the number of power supply lines, and a permissible current value, and said plurality of groups for said plurality of ground cell patterns are different from each other in at least one of a height of cell pattern, the number of ground lines, and a permissible current value. [5" id="US-20010004762-A1-CLM-00005] 5. The computer-aided design supporting system according to claim 1 , wherein said arranging tool comprises: a logic cell tool which arranges each of said selected logic cell patterns on either of said cell tracks in response to a logic cell arrangement instruction; a power supply cell tool which arranges each of said selected power supply cell patterns on either of said cell tracks in response to a power supply cell arrangement instruction; and a ground cell tool which arranges each of said selected ground cell patterns on either of said cell tracks in response to a ground cell arrangement instruction. [6" id="US-20010004762-A1-CLM-00006] 6. The computer-aided design supporting system according to claim 5 , wherein a specified logic device comprising a specified one of said selected logic cell patterns, a specified one of said selected power supply cell patterns and a specific one of said selected ground cell patterns, and said arranging tool transforms said specified logic device pattern in response to a move instruction while maintaining connections between said cell patterns such that said specified logic cell pattern and one of said specific power supply cell pattern and said specific ground cell pattern are automatically moved as a unit. [7" id="US-20010004762-A1-CLM-00007] 7. The computer-aided design supporting system according to claim 6 , wherein said move instruction is related to said specified logic cell pattern and said specified power supply cell pattern, said logic cell tool moves said specified logic cell pattern in response to said move instruction, said power supply cell tool moves said specified power supply cell pattern in response to said move instruction, and said ground cell tool maintaining connection between said specified logic cell pattern and said specified ground cell pattern. [8" id="US-20010004762-A1-CLM-00008] 8. The computer-aided design supporting system according to claim 6 , wherein said move instruction is related to said specified logic cell pattern and said specified ground cell pattern, said logic cell tool moves said specified logic cell pattern in response to said move instruction, said ground tool moves said specified ground cell pattern in response to said move instruction, and said power supply cell tool maintaining connection between said specified logic cell pattern and said specified power supply cell pattern. [9" id="US-20010004762-A1-CLM-00009] 9. A computer-aided design supporting method for a semiconductor device comprising: providing a cell library which stores a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns, wherein a logic device pattern of said semiconductor device includes one of said plurality of logic cell patterns, one of said plurality of power supply cell patterns, and one of said plurality of ground cell patterns; arranging selected ones of said plurality of logic cell patterns, selected ones of said plurality of power supply cell patterns and selected ones of said plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction; and connecting between said selected logic cell patterns, between said selected power supply cell patterns and between said selected ground cell patterns arranged on said cell tracks in response to a wiring instruction to form a pattern of said semiconductor device. [10" id="US-20010004762-A1-CLM-00010] 10. The computer-aided design supporting method according to claim 9 , wherein a pattern of a specific logic device comprises a specific one of said selected logic cell patterns, a specific one of said selected power supply cell patterns and a specific one of said selected ground cell patterns, and after one of said specific logic cell pattern, a specific power supply cell pattern and a specific ground cell pattern is arranged by said arranging tool, another is arranged by said arranging tool with respect to said one cell pattern, and said arranging includes: automatically connecting said one cell pattern and said another cell pattern. [11" id="US-20010004762-A1-CLM-00011] 11. The computer-aided design supporting method according to claim 9 , wherein said plurality of power supply cell patterns are grouped in a plurality of groups, and said plurality of ground cell patterns are grouped in a plurality of groups. [12" id="US-20010004762-A1-CLM-00012] 12. The computer-aided design supporting method according to claim 11 , wherein said plurality of groups for said plurality of power supply cell patterns are different from each other in at least one of a height of cell pattern, the number of power supply lines, and a permissible current value, and said plurality of groups for said plurality of ground cell patterns are different from each other in at least one of a height of cell pattern, the number of ground lines, and a permissible current value. [13" id="US-20010004762-A1-CLM-00013] 13. The computer-aided design supporting method according to claim 9 , wherein said arranging includes: arranging each of said selected logic cell patterns on either of said cell tracks by a logic cell tool in response to a logic cell arrangement instruction; arranging each of said selected power supply cell patterns on either of said cell tracks by a power supply cell tool in response to a power supply cell arrangement instruction; and arranging each of said selected ground cell patterns on either of said cell tracks by a ground cell tool in response to a ground cell arrangement instruction. [14" id="US-20010004762-A1-CLM-00014] 14. The computer-aided design supporting method according to claim 13 , wherein a specified logic device comprising a specified one of said selected logic cell patterns, a specified one of said selected power supply cell patterns and a specific one of said selected ground cell patterns, and said method further comprises: transforming said specified logic device pattern in response to a move instruction while maintaining connections between said cell patterns such that said specified logic cell pattern and one of said specific power supply cell pattern and said specific ground cell pattern are automatically moved as a unit. [15" id="US-20010004762-A1-CLM-00015] 15. The computer-aided design supporting method according to claim 14 , wherein said move instruction is related to said specified logic cell pattern and said specified power supply cell pattern, said transforming includes: moving said specified logic cell pattern in response to said move instruction, moving said specified power supply cell pattern in response to said move instruction, and maintaining connection between said specified logic cell pattern and said specified ground cell pattern. [16" id="US-20010004762-A1-CLM-00016] 16. The computer-aided design supporting method according to claim 14 , wherein said move instruction is related to said specified logic cell pattern and said specified ground cell pattern, said transforming includes: moving said specified logic cell pattern in response to said move instruction, moving said specified ground cell pattern in response to said move instruction, and maintaining connection between said specified logic cell pattern and said specified power supply cell pattern. [17" id="US-20010004762-A1-CLM-00017] 17. A recording medium which stores a cell library having a plurality of logic cell patterns, a plurality of power supply cell patterns, and a plurality of ground cell patterns, wherein a logic device pattern of said semiconductor device includes one of said plurality of logic cell patterns, one of said plurality of power supply cell patterns, and one of said plurality of ground cell patterns, and in which a program for a method is stored, wherein said method comprises: arranging selected ones of said plurality of logic cell patterns, selected ones of said plurality of power supply cell patterns and selected ones of said plurality of ground cell patterns on cell tracks individually and independently in response to an arrange instruction; and connecting between said selected logic cell patterns, between said selected power supply cell patterns and between said selected ground cell patterns arranged on said cell tracks in response to a wiring instruction to form a pattern of said semiconductor device. [18" id="US-20010004762-A1-CLM-00018] 18. The recording medium according to claim 17 , wherein a pattern of a specific logic device comprises a specific one of said selected logic cell patterns, a specific one of said selected power supply cell patterns and a specific one of said selected ground cell patterns, and after one of said specific logic cell pattern, a specific power supply cell pattern and a specific ground cell pattern is arranged by said arranging tool, another is arranged by said arranging tool with respect to said one cell pattern, and said arranging includes: automatically connecting said one cell pattern and said another cell pattern. [19" id="US-20010004762-A1-CLM-00019] 19. The recording medium according to claim 17 , wherein said arranging includes: arranging each of said selected logic cell patterns on either of said cell tracks by a logic cell tool in response to a logic cell arrangement instruction; arranging each of said selected power supply cell patterns on either of said cell tracks by a power supply cell tool in response to a power supply cell arrangement instruction; and arranging each of said selected ground cell patterns on either of said cell tracks by a ground cell tool in response to a ground cell arrangement instruction. [20" id="US-20010004762-A1-CLM-00020] 20. The recording medium according to claim 17 , wherein a specified logic device comprising a specified one of said selected logic cell patterns, a specified one of said selected power supply cell patterns and a specific one of said selected ground cell patterns, and said method further comprises: transforming said specified logic device pattern in response to a move instruction while maintaining connections between said cell patterns such that said specified logic cell pattern and one of said specific power supply cell pattern and said specific ground cell pattern are automatically moved as a unit.
类似技术:
公开号 | 公开日 | 专利标题 US6643835B2|2003-11-04|Computer-aided design supporting system in which cells can be arranged independently JP2746762B2|1998-05-06|Layout method of semiconductor integrated circuit US7818703B2|2010-10-19|Density driven layout for RRAM configuration module US5877091A|1999-03-02|Multilayer routing method and structure for semiconductor integrated circuit US20030135835A1|2003-07-17|Method of designing layout of semiconductor device US5824570A|1998-10-20|Method for designing a semiconductor integrated circuit US20090113370A1|2009-04-30|Layout designing method for semiconductor device and layout design supporting apparatus for the same JP3747968B2|2006-02-22|Integrated circuit device JP2773771B2|1998-07-09|Semiconductor device layout method JP3349989B2|2002-11-25|Semiconductor integrated circuit device and layout method and device therefor EP0544164A1|1993-06-02|Semi custom-made integrated circuit having clock synchronous circuit improved in clock skew US8230381B2|2012-07-24|Method for designing cell layout of semiconductor integrated circuit JP2800781B2|1998-09-21|Optimal placement method for semiconductor integrated circuits US6760896B2|2004-07-06|Process layout of buffer modules in integrated circuits US5121336A|1992-06-09|Method for determining air-bridge post placement JPH10189749A|1998-07-21|Semiconductor integrated circuit device, multiple power supply method therefor, and mechanically readable recording medium recording multiple power supply program for semiconductor integrated circuit device JP2580982B2|1997-02-12|LSI power supply wiring layout system US6683336B1|2004-01-27|Semiconductor integrated circuit, supply method for supplying multiple supply voltages in semiconductor integrated circuit, and record medium for storing program of supply method for supplying multiple supply voltages in semiconductor integrated circuit JP3147080B2|2001-03-19|Automatic placement and routing apparatus for semiconductor integrated circuit, method therefor, and recording medium recording the method US20010053948A1|2001-12-20|Apparatus and method for laying out transistor in semiconductor integrated circuit allowing efficient layout editing, and method for manufacturing semiconductor integrated circuit using the same method US5917206A|1999-06-29|Gate array system in which functional blocks are connected by fixed wiring JP3768034B2|2006-04-19|Manufacturing method of semiconductor integrated circuit JP2844945B2|1999-01-13|Layout design method for integrated circuits JPH0794587A|1995-04-07|Semiconductor device, method and system for designing semiconductor JPH08116025A|1996-05-07|Semiconductor integrated circuit
同族专利:
公开号 | 公开日 JP2001176980A|2001-06-29| EP1111522A3|2003-05-21| EP1111522A2|2001-06-27| KR100436603B1|2004-06-22| US6643835B2|2003-11-04| JP3372918B2|2003-02-04| CN1300992A|2001-06-27| KR20010067440A|2001-07-12|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题 US20060036977A1|2004-08-12|2006-02-16|Cohn John M|Physical design system and method| US20060059448A1|2004-07-30|2006-03-16|Gerd Meyhoefer|Method for production of a standard cell arrangement, and apparatus for carrying out the method| US10049175B1|2012-04-12|2018-08-14|Cadence Design Systems, Inc.|Methods, systems, and articles of manufacture for interactively implementing physical electronic designs with track patterns|JPH02185056A|1989-01-12|1990-07-19|Fujitsu Ltd|Automatic arranging method of cell of semiconductor integrated circuit| JPH0575019A|1991-09-18|1993-03-26|Fujitsu Ltd|Semiconductor integrated circuit and designing method therefor| JPH0685062A|1992-09-04|1994-03-25|Fujitsu Ltd|Design of cell base layout| US5483461A|1993-06-10|1996-01-09|Arcsys, Inc.|Routing algorithm method for standard-cell and gate-array integrated circuit design| JPH0714926A|1993-06-17|1995-01-17|Fujitsu Ltd|Arranging method for cell of semiconductor device| US5566080A|1993-09-07|1996-10-15|Fujitsu Limited|Method and apparatus for designing semiconductor device| KR960011866A|1994-09-26|1996-04-20|이헌조|How to store and erase playback position of optical disc player| US5623420A|1994-11-16|1997-04-22|Sun Microsystems, Inc.|Method and apparatus to distribute spare cells within a standard cell region of an integrated circuit| JP2912174B2|1994-12-27|1999-06-28|日本電気株式会社|Library group and semiconductor integrated circuit using the same| US5923569A|1995-10-17|1999-07-13|Matsushita Electric Industrial Co., Ltd.|Method for designing layout of semiconductor integrated circuit semiconductor integrated circuit obtained by the same method and method for verifying timing thereof| JP3369382B2|1995-12-11|2003-01-20|東芝マイクロエレクトロニクス株式会社|Semiconductor device| US5808900A|1996-04-30|1998-09-15|Lsi Logic Corporation|Memory having direct strap connection to power supply| US6335640B1|1997-03-11|2002-01-01|Mitsubishi Denki Kabushiki Kaisha|Semiconductor integrated circuit device with its layout designed by the cell base method| JP4014708B2|1997-08-21|2007-11-28|株式会社ルネサステクノロジ|Method for designing semiconductor integrated circuit device| US6460168B1|1998-04-23|2002-10-01|Matsushita Electric Industrial Co., Ltd.|Method of designing power supply circuit and semiconductor chip| JP2000349161A|1999-06-08|2000-12-15|Fujitsu Ltd|Method and apparatus for power supply wiring design, and recording medium| US6446245B1|2000-01-05|2002-09-03|Sun Microsystems, Inc.|Method and apparatus for performing power routing in ASIC design|DE10159699A1|2001-12-05|2003-06-26|Infineon Technologies Ag|Method of manufacturing a semiconductor integrated circuit| JP4320413B2|2002-09-11|2009-08-26|日本電気株式会社|Semiconductor integrated circuit and layout design apparatus| US7024649B2|2003-02-14|2006-04-04|Iwatt|Multi-output power supply design system| CN100365634C|2003-11-13|2008-01-30|英业达股份有限公司|Wiring data converting anxiliary forming system and its method| CN100440227C|2004-02-05|2008-12-03|松下电器产业株式会社|Printed circuit board design method, program thereof, recording medium containing the program, printed circuit board design device using them, and CAD system| JP4983068B2|2006-03-30|2012-07-25|富士通株式会社|Semiconductor device design support apparatus, semiconductor device design support method, and semiconductor device design support program| CN100590625C|2006-11-29|2010-02-17|上海华虹Nec电子有限公司|Preset mode establishment method in semiconductor device analog simulation| US20110022613A1|2008-01-31|2011-01-27|Siemens Ag|Method and System for Qualifying CAD Objects| US8762904B2|2012-03-28|2014-06-24|Synopsys, Inc.|Optimizing logic synthesis for environmental insensitivity|
法律状态:
2000-12-05| AS| Assignment|Owner name: NEC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MATSUMOTO, TAKESHI;KOZAI, ATSUKO;REEL/FRAME:011337/0461 Effective date: 20001122 | 2003-06-05| AS| Assignment|Owner name: NEC ELECTRONICS CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NEC CORPORATION;REEL/FRAME:013715/0259 Effective date: 20021101 | 2007-04-06| FPAY| Fee payment|Year of fee payment: 4 | 2011-06-13| REMI| Maintenance fee reminder mailed| 2011-11-04| LAPS| Lapse for failure to pay maintenance fees| 2011-12-05| STCH| Information on status: patent discontinuation|Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 | 2011-12-27| FP| Expired due to failure to pay maintenance fee|Effective date: 20111104 |
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 JP36334299A|JP3372918B2|1999-12-21|1999-12-21|Design support system and cell placement method| JP11-363342||1999-12-21|| JP363342/1999||1999-12-21|| 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|