专利摘要:
Invention m. Used when recording color video signals in digital form on a magnetic tape. The purpose of the invention is to improve the phasing accuracy of the color signal component. The device contains block 1 of video signal memory, blocks 2.1-2.4 of addressing, block 3 of memory of the identifying signal weighing cy 1mator 4.1, block 5 of comparison, el-6-10 delayed
公开号:SU1386052A3
申请号:SU802996292
申请日:1980-10-15
公开日:1988-03-30
发明作者:Сирота Норихиса
申请人:Сони Корпорейшн (Фирма);
IPC主号:
专利说明:

ABOUT)
-c g
WITH
00
ABOUT)
about
01 1HE

CN
splitter 11, multiplexer 13. Control block 17, inverter 12, two multiplexers 14 and
wearable adder 16, 3rd el-t 8 delay. Block 17 contains emails 18-20
ver 1 up li, caa. MyjiJDj i-iiijicj i upa i gt nzzlozhka, EL-YO OR 21-24, e-you and
15, weight adders 4.2-4.3, additional 25-33, inverters 34-38. 1 i
silt
 i
silt
one
The invention relates to a television technique and can be used when recording color video signals in digital form on a magnetic tape.
The purpose of the invention is to increase the phasing accuracy of the components of the color video signal.
The drawing / shows a structural electrical circuit of a device for processing a color video signal.
The device for processing a video color signal contains a block of 1 video signal memory, a block of 2.1-2.4 addressing block, a block of 3 identifying signal memory, four weight adders 4.1-4.4, a block 5 of comparison, five delay elements 6-10, a separator 11, inverter 12, three multiplexers 13-15, additional adder 16, control block 17, which includes three delay elements 18-20, four OR elements, 21-24 nine AND 25-33 elements, five inverters 34- 38
The device works as follows. . .
The color video signal is supplied to the block 1 of the video signal storage and to the block 3 of the memory of the identification signal. through the block 2.4 addresch. Blocks 2.12 .3 form the address selection signals when recording and reading the video signal in block 1. Data read from memory block 1 is sent to separator 11, which forms the components Y and Sc of luminance and chrominance at its outputs. .
The component V is placed on the first delay element 6, in which it is delayed by a time € c corresponding to the data period for one line of one channel. The output signal is fed to the second delay element 7, in which it still delays
with on time j. When the query signal string is string y, field n, the matching in blocks 1 and 3 is adjusted by block 2-3, so that the luminance signal component for splitter 11 is equal to () and the output signal from the first delay element 6 is (8-4 ) y and the signal from the second delay element 7 is equal to (Soin-i) and the Output signals (,, u) and (Soiri i) n are fed to the respective weight adders 4-1 and 4-2. A weight is formed in the weight adder 4-1.
(Soin) i) + (Soln-, b
-i ----- to get the output signal , and in the weight adder 4-2 - average
2 (S (Jb + (S.fei ,,.,) Y
To get the output signal. In addition, the signal (So1,) from the distributor .11 and the signal () i. served on the respective weight adders, 4.3 and 4.4, calculate the average
(S "J + (Soi rn.t) a -"
.-2. To obtain
-, - 2 (8Sp) h + (SoiM,) f signal Uts5), and mean-,
To receive the signal Y) g.
The signals Yj-Yg and (Zo ;;).) From the first element 6 of the set are connected to the multiplexer. 13, which is controlled in such a way that the luminance component is all the time free from spatial deviations with respect to the line, field and frame identified by the interrogation signal.
The chromatic component from the separator 11 is supplied to a third delay element 8 having a delay C. Accordingly, the output signal Sc becomes the chroma component (Soi) from the line requested for reading. The output signal C is supplied directly to the multiplexer 14 and through the inverter 12. The second multiplexer 14 is controlled so that the color component CN or -C appears at the output, having a polarity corresponding to the polarity of the frame indicated by the interrogation signal.
The color signal and luminance component obtained in this way are summed by the additional adder 16 as a composite digital color video signal, which is fed to the third multiplexer 15. The data read from block 1 is fed further to the third multiplexer 15 through delay delay 10. wherein the data is delayed by the time required to synchronize the data. .
The control signals for controlling the multiplexer 13-15 are generated by block 17 of identification signals sequentially matched from block 3. Each identification signal is fed through the fourth delayed delay element 9 to the comparison block 5, by which the frame recognition signal G is detected and signal recognition FL FL.
The FL frame identification signal is delayed by element 20 by the time f and when the identification signal for line 66 is read from block 3, the output signal becomes FL frame identification signal for data of the cirt line. The field recognition signal FE is delayed by element 19 by a delay of time TH and element 18 also of time c,
The identification signal of the RFL frame and the identification signal of the RFL field are respectively fed to the elements OR 21 to 22. Herewith, the OR element 21 provides the output signal 1 when the data frame of the read subgroup matches the frame indicated by the -query signal, and the OR element 22, the signal O is output when the frame of the read sub-block of information is different from the frame of the request signal. In the same way, the OR element 22 provides an output. or O depending on whether or not it agrees. The field of the read data subgroup with the field of the signal field.
The output signals of the OR elements 21 and 22 are fed to the AND element 25, which forms the control signal STd which is 1 only when both the field and the frame of the read data subgroup coincide with the frame and the request signal field, and which is O in the opposite case . The control signal STD is used to control the multiplexer 15.
Element And 26 carries the control signal CTg-to control the multiplexer 14. The control signal STd is inverted by inverter 34 and fed to the inputs of elements And 26 and 27,
The converted output signal CT is received at the output of the element AND 27 and fed through inverter 35 to elements 28 and 29, to which respectively FL field identification signals and converted signal FL from the inverter 36 are also received. Accordingly, element 28 provides the signal R, which is 1 when the field of the subgroup read is different from the field of the request signal and the field of the second field request signal, i.e. signal R is equal to 1, when the request signal sets the second field and the read data belongs to the first field. On the other hand, AND 29 provides the signal R, which is 1, when the readings are from the second field, and the identification signal is in the first field. The R signal is p-oded to the And 30 and 31 elements, and the R signal to the And 32 and 33 elements,
The field recognition signal FL and the field recognition signal FL,. ,, are fed to the element PfflH 23, providing a signal which is equal to 1, when both the signals FL "and FL. Are the same, and which is O otherwise. The signal converted by inverter 37 is applied to AND 31.
FL and sig45 field recognition signal, 4
Cash Recognition Floor FL
ntf
served
five
an OR 24 element whose output signal is fed to an AND 32 element and converted through an inverter 38 to an AND 33 element.
The signals CT5 and ST are supplied as an control to the signals to the multiplexer 13, so that the latter assigns an interpolated luminance component of Esc. or the luminance component of the additional adder 16, when the control signal CT equals the control signal CT equals responsibly.
1 or If 11I
权利要求:
Claims (1)
[1]
soformulaiz gain
A device for processing a color video signal comprising a serially connected video memory block, a separator, a first and a second one are connected to corresponding output delay elements and a first weight adder, as well as serially connected identification sirnal memory and a comparison unit, characterized in that In order to improve the phasing accuracy of the color video component, a control unit, an inverter, two multiplexers, a second, a third and
quarter-weight adders, an additional 20 second input of the second multiplexer, a body adder and a third element controlling the inputs of the first and second holders. the input of the memory unit of the multiplexers is connected to the corresponding signal connected to the input of the block by the outputs of the control unit,
the inputs of which are connected to the corresponding outputs of the comparator unit, and the output of the first multiplexer of the sub-network of the identification signal and is the input of a color video signal, the output of the second delay element is connected to the first one. the input of the second weight adder, the first input of the switches to the second input of the additional adder.
the divider is connected to the combined first inputs of the third and fourth weight adders, the output of the first delay element is connected to the combined second inputs from the first to the fourth weight adders and the first input of the first multiplexer, from the second to the fifth inputs.
the first to the fourth weight adders, the second output of the splitter is connected via a sequentially connected third delay element, an inverter and a second multiplexer with the first JB stroke of an additional adder whose output is a color video output, the output of the third delay element is connected to
keys to the second input of the additional adder.
类似技术:
公开号 | 公开日 | 专利标题
SU1386052A3|1988-03-30|Device for processing colour video signal
US4199780A|1980-04-22|Video drop out compensator incorporating digital field storage
US4933759A|1990-06-12|Method of and arrangement for motion detection in an interlaced television picture obtained after film-to-television conversion
US4703342A|1987-10-27|Luminance/chrominance separating apparatus
US5644359A|1997-07-01|Image input apparatus having a white balance correction means and a method of inputting an image using the image input apparatus
US5463419A|1995-10-31|Image signal processing device for thinning images
EP0620681A2|1994-10-19|Video signal processing
US4451857A|1984-05-29|Still picture reproducing apparatus
US5627603A|1997-05-06|Image processing apparatus utilizing a conventional signal processor to process high-definition electronic camera signals
US5526502A|1996-06-11|Memory interface
CN1005307B|1989-09-27|Video signal processing apparatus
US4725880A|1988-02-16|Color solid-state imaging apparatus wherein one imager receives an image of a first color and another imager receives an offset image of the first color and a second color
US5249041A|1993-09-28|Color image pickup apparatus
US4264926A|1981-04-28|Three dimensional television system
US4870479A|1989-09-26|Video graphics memory storage reduction technique
US5041904A|1991-08-20|Video signal processing circuit
US5548342A|1996-08-20|Luminance/chrominance separating circuit using predetermined separations
US5361103A|1994-11-01|Luminance signal and chrominance signal separating circuit
SU709015A3|1980-01-05|Device for reproducing sequential three-line signal of coloured television
US2657254A|1953-10-27|Color television system
US5041905A|1991-08-20|Digital teleconverter
US4831442A|1989-05-16|Control circuit for a memory array
US5146320A|1992-09-08|Color image pickup apparatus
KR930005606B1|1993-06-23|Ntsc color signal data formating method for real time discrete cosine transform
US5272523A|1993-12-21|Matrix circuit for separating color signal of a video camera into color-difference signals
同族专利:
公开号 | 公开日
GB2065411B|1984-03-21|
IT8025389D0|1980-10-16|
JPS5657374A|1981-05-19|
GB2065411A|1981-06-24|
US4376290A|1983-03-08|
ZA806279B|1981-10-28|
AT384706B|1987-12-28|
NL8005722A|1981-04-22|
CH638355A5|1983-09-15|
FR2468268B1|1986-03-21|
ATA514380A|1987-05-15|
SE452686B|1987-12-07|
AU6314880A|1981-04-30|
FR2468268A1|1981-04-30|
IT1133935B|1986-07-24|
JPH041557B2|1992-01-13|
AU535651B2|1984-03-29|
DE3039106A1|1981-05-07|
SE8007227L|1981-05-29|
BR8006646A|1981-04-22|
CA1153819A|1983-09-13|
DE3039106C2|1983-09-15|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题
RU2407222C2|2005-05-27|2010-12-20|Телефонактиеболагет Лм Эрикссон |Processing of images based on weights|GB1445337A|1972-08-24|1976-08-11|Independent Broadcastin Author|Television systems|
US3890638A|1973-08-22|1975-06-17|Cmx Systems|Color phase matching system for magnetic video tape recordings|
DE2642019C2|1976-09-18|1982-06-03|Robert Bosch Gmbh, 7000 Stuttgart|Method for reproducing video signals recorded in individual tracks on a recording medium - preferably magnetic tape|
GB1589476A|1976-11-15|1981-05-13|Rca Corp|Dropout compensator circuit|
GB2008888B|1977-10-27|1982-06-30|Quantel Ltd|Drop-out compensation system|DE3028066A1|1980-07-24|1982-02-18|Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt|CIRCUIT ARRANGEMENT FOR CORRECTING DISTURBED SAMPLE VALUES IN A PCM TRANSMISSION DEVICE, IN PARTICULAR A DIGITAL TONE PLATE|
JPH0221076B2|1980-11-28|1990-05-11|Sonii Kk|
JPH0221077B2|1980-12-01|1990-05-11|Sonii Kk|
JPS58181382A|1982-04-16|1983-10-24|Victor Co Of Japan Ltd|Digital signal recording system|
JPS58181383A|1982-04-16|1983-10-24|Victor Co Of Japan Ltd|Digital signal reproducer|
JPH0424916B2|1982-04-20|1992-04-28|Victor Company Of Japan|
JPH0424915B2|1982-04-20|1992-04-28|Victor Company Of Japan|
JPH0322759B2|1982-06-29|1991-03-27|Sony Corp|
JPS5938912A|1982-08-27|1984-03-03|Nec Corp|Pcm audio error compensating circuit|
KR890003241B1|1984-01-18|1989-08-27|니뽕 빅터 가부시끼 가이샤|Picture signal processing system|
US4639773A|1984-04-17|1987-01-27|Rca Corporation|Apparatus for detecting motion in a video image by comparison of a video line value with an interpolated value|
JP2537181B2|1985-10-08|1996-09-25|キヤノン株式会社|Video signal correction device|
GB2182817B|1985-11-06|1989-10-25|Sony Corp|Video replay stores|
DE3541306C1|1985-11-22|1986-08-28|Philips Patentverwaltung Gmbh, 2000 Hamburg|Circuit arrangement for a video recorder|
JPH084334B2|1986-07-14|1996-01-17|ソニー株式会社|Video signal processing circuit|
DE3636077C2|1986-10-23|1993-10-07|Broadcast Television Syst|Method for masking errors in a video signal and circuit for carrying out the method|
JPH06103945B2|1987-03-19|1994-12-14|松下電器産業株式会社|Recording / playback device|
EP0353568A1|1988-07-26|1990-02-07|Siemens Aktiengesellschaft|Method for reducing picture defects occurring during the play back of magnetic video tapes in video recorders, and device for carrying out the method|
EP0398741B1|1989-05-19|1997-10-29|Canon Kabushiki Kaisha|Image information transmitting system|
JPH03132183A|1989-10-18|1991-06-05|Hitachi Ltd|Digital image reproducing system|
KR940003668B1|1990-06-29|1994-04-25|삼성전자 주식회사|Decoding signal error correcting apparatus|
JPH07177534A|1993-12-16|1995-07-14|Pioneer Video Corp|Digital time base corrector|
US6310660B1|1998-03-18|2001-10-30|Sony Corporation|Video signal dropout detector|
US6691275B1|2000-12-14|2004-02-10|Lsi Logic Corporation|Encoder with vector-calculated disparity logic|
US7197194B1|2001-05-14|2007-03-27|Lsi Logic Corporation|Video horizontal and vertical variable scaling filter|
US8238442B2|2006-08-25|2012-08-07|Sony Computer Entertainment Inc.|Methods and apparatus for concealing corrupted blocks of video data|
法律状态:
优先权:
申请号 | 申请日 | 专利标题
JP54133314A|JPH041557B2|1979-10-16|1979-10-16|
[返回顶部]