![]() Gate amplifier of digital power amplifier
专利摘要:
公开号:SU1264850A3 申请号:SU843736298 申请日:1984-05-07 公开日:1986-10-15 发明作者:Фуррер Андреас 申请人:Ббц Аг Браун,Бовери Унд Ко (Фирма); IPC主号:
专利说明:
This invention relates to amplification, in particular to key amplifiers of digital amplifiers of analog signals. The purpose of the invention is to increase reliability by reducing the switching frequency of individual switching stages. Figure 1 shows the structural electrical circuit of a key amplifier of a digital power amplifier (for 6 switching stages); 2 is a structural electrical switch circuit; in FIG. 3, the times for the characteristic U (t) of two blue: co-amplitude amplitudes of the signal Uj (one of which occupies the entire range of the input signal of the ESB, and the other approximately one third of the amplitude, which corresponds when using an amplifier in a powerful transmitter, respectively, different modulation depth ratios); in FIG. 3A, time diagrams of interconnection between the voltage levels V, jVj, .... U and switching cascades 6, 6,. 6j, when the amplitude of the input signal occupies the entire range; in FIG. 3, timing diagrams of interconnection between the voltage levels Vj .V and switching stages 6, 6 6 (when the input signal amplitude occupies only one third of the range. The key amplifier of the digital power amplifier contains the input converter 1 signal, switch 2 control block 3, load 4, generator 5 clock pulses, and switching stages 6, 6, ..., 6, switching logic blocks 7 and 8, decoding blocks 9 and 10, analog-digital converter (ASHCH1) 11, accumulator 12 comparing element 13, switching These stages contain switches 14, 14., .. 14 and voltage sources 15i "ISj ,, ..., 5p (Ui.Uj, ... UH). The key amplifier of the digital power amplifier works as follows .. To the input of the device input analog signal is received, while input converter 1 divides the input signal range of the ESB, i.e. full range maximum amplitude - 55 shutdown the signals of the signal Ut are the set of identical steps Vi, 4, ..., V with n 6 (fig.Z). Using generator 5 so. G Line Z ИЫ laid to the input of the switch 2 (figure 2). Line Z On. Connection, within the switch of the switching pulses, the instantaneous amplitude value of the analog input signal is periodically read out and it is determined how many voltage levels are contained in this measured amplitude value. If the number of these voltage steps is increased by one compared to the value obtained in the previous reading process, the corresponding control command appears at the output of the analog-digital converter 11, which will lead to the addition of an additional switching stage to the series circuit. If this number is reduced by one, then a control command is issued in the same way, which causes one of the switching stages to turn off from the serial circuit. The analog input signal is fed to A1C1 11, which is controlled by inputting the control of the ADC 11 clock signal from the clock generator to 5 clock pulses and, for example, every 10 µs reads the input signal, the ADC 11 generates a discrete value corresponding to this signal amplitude, which is entered into cumulative element 12; Simultaneously with the recording of the values in the cumulative element J 2, this value is fed to the input of the comparing element 13, which is also clocked from the clock generator 5. The discrete value of the signal amplitude that was obtained in the previous reading process is fed to the other input of the comparing element 13 and saved to the cumulative element 12 before writing the new value, and then outputted from there synchronously with the recording of this new value. Thus, in the comparison element 13, the amplitude value just read is compared with the corresponding value previously read in the form of equivalent, discrete values. When the amplitude increases, the comparison element 13 issues a command through the Z line to the connection, and when the amplitude decreases, the control command via the W line 2 enters the switching logic unit 7, and the D-C line to the same switching logic unit 8. Both units 7 and 8 are controlled by the corresponding decoding units 9 and 1 o, which are controlled from the control unit 3 and receive address information from it in coded form, about two switch cascades that should be connected or disconnected as the next stages. As soon as the incoming address information is cleared in the running decoding unit 9 or 10, this decoding unit activates the corresponding switching logic unit 7 or 8, which then establishes a connection between the Z and W lines at the input of the switch and the output lines of the switch that go : to the switching cascade that corresponds to the processed address information. In general, the control input of each of the switching stages is connected to the switch 2 in such a way that either a control command can be supplied to connect the switching stage, or to switch off the switching stage. If, for example, the switching cascade is not yet connected and the switching logic unit 7 is installed in such a way that the next connection command will be sent to this share switch key cascade (6s) i, then the latter with its voltage source 155 (U f) will be included in the series circuit and output voltage will be increased by the appropriate amount. In the control unit 3, based on the operating parameters of all switching stages, a new (not yet connected) switching cascade is selected and the corresponding information is fed through the decoding unit 9 to the switching logic unit 7 which, using this address information, creates the corresponding new relationship between its input and output, so that when the next command is received from the input signal converter 1, the newly selected switching stage is connected. A similar process occurs when disconnecting using the decoding unit 10 in the switching logic unit 8. The internal structure of the control unit 3 in each individual case is guided by how the operating state of the switching stages 6j, ... should be controlled. 6. For example, the time is measured between two switching processes following each other for each switching cascade, and for the corresponding connection or disconnection process, exactly the switching cascade is selected which, since its last switching process, has been connected or disconnected of time. In FIG. 3, the input signal swing of the ESB is subdivided according to the number of switching stages 6, 6, ... 6 into six voltage levels V, VjVg. The amplitude Ui of one of the two large sinusoidal signals, exiting from zero, alternately crosses the voltage levels Vj, Vj and Vj up to the maximum and then in the reverse sequence alternately goes through the stages from V to V up to the minimum or negative maximum. In this case, in FIG. 4, the performance is obtained according to the relationship between the voltage levels Vj, V., ..., V (and the switching stages 6, 62, ..., 6,. With increasing amplitude of the input signal U, first alternately switching cascades 6-, 65 and 6 are connected. As soon as the amplitude Ui begins to fall and aspire to its minimum value, the first switch off is not switch cascade 6b, but switch cascade d, since this switching cascade is by this time already in a connected state the longest time. ounosits to the switching stage 6, 6j,. .., 6 which alternately are turned off. Thus, the inclusion of switching stages 6, ..., 6 is performed more uniformly, and incorporation of phase for each switching stage are approximately equal in duration.
权利要求:
Claims (1) [1] In Fig. 5, an input signal with a smaller amplitude is considered, which occurs much more often (in radio transmitters as a result of amplitude distribution). Such a signal changes between the voltage steps and and Od (Fig. 3). All switching kyskady uniformly connected or disconnected switching loads, respectively, distribute; Eats to all switching cascades. While the switching frequency re-. key stages 6 and 6 are equal. the frequency of the input signal, the switching frequency is reduced to one third of this switching frequency and is distributed over all the switching stages b – i, 6d,. . . , 6, since the amplitude of the input signal is approximately only one heating of the E2B input signal range. This ratio follows from the general relation that, with a decrease in the amplitude of the input signal, the switching frequency of the individual switching circuits also decreases compared to the frequency signal. . The invention includes a key digital mode amplifier, which contains an input signal converter, implemented as an analog-digital converter, whose input is an input of an input signal converter, the output is connected to one input of a comparison element with two outputs, which are outputs of the input converter signal, as well as n switch dih cascades, each of which contains a voltage source switch, one input of which is connected to the first voltage of the voltage source, the other input - with another voltage source terminal, and the control input of the switch is the control input of the switching stage, with the output of each previous switching stage connected to the first voltage source of the next switching stage, the first output of the voltage source of the first switching stage and the output of the switching switch connected to the first and second load terminals respectively, characterized in that, in order to increase reliability by reducing the frequency of the utation number individual switching cascades, a switch is inserted into it, the input to the connection and the input to disconnect which are connected to the corresponding outputs of the input converter of the signal, while the outputs of the switch constitute outputs, each pair of which is an output to connecting and exiting to disconnecting, and connected to the control input of the corresponding switching stage, between the output of the analog-digital converter and the other input of the comparing element of the input signal converter, a storage element is turned on, and also introduced a generator. clock pulses, the output of which is connected to the control inputs of the analog-to-digital converter of the comparing element and accumulative element of the input signal converter. S0 i - :::: j f .V- Lee S4 x S3 S2 / .four X / FI.5
类似技术:
公开号 | 公开日 | 专利标题 SU1264850A3|1986-10-15|Gate amplifier of digital power amplifier US4466052A|1984-08-14|Programmable DC-TO-AC voltage converter US5179289A|1993-01-12|Cascaded transformerless DC-DC voltage amplifier with optically isolated switching devices JPS6310913A|1988-01-18|Noise elimination circuit US3443190A|1969-05-06|Circuit for the transfer of stored voltages EP0074860A3|1984-12-05|Digital-to-analog converter SU1597972A1|1990-10-07|Device for automatic monitoring electrolyticylly coupled storage batteries SU1451671A1|1989-01-15|Variable power source JPS59189756A|1984-10-27|Digital am modulating circuit SU1510068A1|1989-09-23|Power amplifier SU621082A1|1978-08-25|Amplitude-pulse demodulator SU905975A1|1982-02-15|Method of control of converting cells SU1406764A1|1988-06-30|Memorizing distributor SU1425808A1|1988-09-23|D.c. amplifier SU1488806A1|1989-06-23|Unit for shaping interlock signal in case of switching power supply unit on/off SU1119167A1|1984-10-15|Decoder SU1181088A1|1985-09-23|Device for phase controlling of converter SU1218469A1|1986-03-15|Device for demodulating delta modulated signals SU873354A1|1981-10-15|Semiconductor converter of electric power SU1677696A1|1991-09-15|Electric power source control system SU1056405A1|1983-11-23|Bridge circuit inverter GB2356303A|2001-05-16|Switched current D/A converter with minimized current drain SU1365069A1|1988-01-07|Device for controlling condenser unit SU799011A1|1981-01-23|Storage JPH03252574A|1991-11-11|Semiconductor integrated circuit
同族专利:
公开号 | 公开日 JPH0744402B2|1995-05-15| US4560944A|1985-12-24| IN160485B|1987-07-11| JPS59208913A|1984-11-27| EP0124765A1|1984-11-14| YU66784A|1988-02-29| CS339084A2|1990-08-14| EP0124765B1|1987-09-02| YU45608B|1992-07-20| BR8402148A|1984-12-18| DE3465857D1|1987-10-08| CS273313B2|1991-03-12|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题 JPS555351B2|1974-07-02|1980-02-06| JPS5916443B2|1976-02-06|1984-04-16|Sony Corp| US4164714B1|1977-09-26|1984-12-25| JPS556959A|1978-06-30|1980-01-18|Shigeyuki Ohara|Digital-analog converter| GB2064901B|1979-11-30|1984-11-07|Harris Corp|Digital high power amplifier| DE3264600D1|1981-02-16|1985-08-14|Bbc Brown Boveri & Cie|Method of amplifying an analog low-frequency signal using a switching amplifier and switching amplifier for carrying out said method| JPH0115218Y2|1981-03-05|1989-05-08| JPS6155282B2|1981-05-12|1986-11-27|Nippon Marantz| DE3265563D1|1981-06-01|1985-09-26|Bbc Brown Boveri & Cie|Switching amplifier|CH666148A5|1984-05-10|1988-06-30|Bbc Brown Boveri & Cie|METHOD FOR CARRIER CONTROL OF AN AMPLITUDE-MODULATED TRANSMITTER, AND CIRCUIT ARRANGEMENT FOR IMPLEMENTING THE METHOD.| DE3502135A1|1985-01-19|1986-07-24|Licentia Patent-Verwaltungs-Gmbh, 6000 Frankfurt|Circuit arrangement of a switching amplifier| FR2583233B1|1985-06-07|1992-05-15|Thomson Csf|SWITCHED POWER AMPLIFIER| DE3534979A1|1985-07-25|1987-01-29|Licentia Gmbh|POWER SUPPLY| JPS6331308A|1985-07-25|1988-02-10|Licentia Gmbh|Electric source| DE3534678A1|1985-09-28|1987-04-09|Licentia Gmbh|SWITCHING AMPLIFIER| DE3676033D1|1985-09-28|1991-01-17|Licentia Gmbh|SWITCHING AMPLIFIER.| DE3541663A1|1985-11-26|1987-05-27|Licentia Gmbh|SWITCHING AMPLIFIER FOR ANALOGUE LF SIGNALS| DE3632716A1|1986-09-26|1988-03-31|Licentia Gmbh|FAST DIGITAL POWER AMPLIFIER| DE3637934A1|1986-11-07|1988-05-19|Licentia Gmbh|SWITCHING AMPLIFIER| US4831334A|1987-06-08|1989-05-16|Hughes Aircraft Company|Envelope amplifier| DE3805754A1|1988-02-24|1989-09-07|Olympia Aeg|DIGITAL SWITCHING AMPLIFIER| US5099203A|1990-06-05|1992-03-24|Continental Electronics Corporation|Power amplifier having multiple switched stages and method of operating same| US5200707A|1990-06-05|1993-04-06|Continental Electronics Corporation|Amplifier with multiple switched stages and noise suppression| US5249201A|1991-02-01|1993-09-28|Mst, Inc.|Transmission of multiple carrier signals in a nonlinear system| US5345198A|1993-06-10|1994-09-06|Crown International, Inc.|Power supply modulator circuit for transmitter| JPH0715253A|1993-06-25|1995-01-17|Nec Corp|Amplitude modulation transmitter| US5309114A|1993-06-30|1994-05-03|Harris Corporation|Pulse step modulator| EP0673562A1|1993-10-11|1995-09-27|Thomcast Ag|Chopper amplifier| US5381109A|1994-04-12|1995-01-10|Harris Corporation|Pulse step modulator having faulted module detection and compensation| US5436592A|1994-06-29|1995-07-25|Harris Corporation|Modulator having encoder for fault-adaptive pulse step modulation| US5461341A|1994-06-29|1995-10-24|Harris Corporation|Pulse step modulator| US5781066A|1996-03-11|1998-07-14|The Mitre Corporation|Pulse waveform generator| US5710520A|1996-06-28|1998-01-20|Harris Corporation|Pulse step modulator and transformer| US5903188A|1998-02-17|1999-05-11|Harris Corporation|Modulator having improved discharging unwanted capacitance| GB2376819A|2001-06-21|2002-12-24|Ericsson Telefon Ab L M|Electronic circuit having series connected circuit blocks| US7221223B2|2005-07-28|2007-05-22|Motorola, Inc.|Methods and apparatus of managing a power amplifier| US7719377B2|2006-06-28|2010-05-18|Harris Corporation|Alternating digital RF modulation| US8278904B2|2009-07-23|2012-10-02|Quantance, Inc.|High bandwidth power supply system with high efficiency and low distortion| JP2013066100A|2011-09-20|2013-04-11|Hitachi Kokusai Electric Inc|Power circuit| KR101491658B1|2013-04-25|2015-02-09|주식회사 피에스텍|Switching Amplifier Apparatus and Control Method Thereof| JP6466186B2|2015-02-02|2019-02-06|株式会社東芝|Modulation signal generation apparatus and radio apparatus| EP3607657B1|2017-04-06|2022-03-02|Telefonaktiebolaget LM Ericsson |Wideband power amplifier arrangement|
法律状态:
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 CH254683|1983-05-10|LV920564A| LV5354A3|1983-05-10|1992-12-30|Digital power amplifier key amplifier| 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|