专利摘要:
A pixel (40) comprising a semiconductor substrate comprising: a photosensitive area having a first doped layer of a first type and a more heavily doped charge collection area (45) of the first type than the first layer and extending through the first layer; at least two charge storage areas (mem1, mem2, mem3) each comprising a more heavily doped box of the first type than the collection area (45) and separated from the collection area (45) by at least a first portion of the first layer coated with a first gate (59), each storage area (mem1, mem2, mem3) being delimited laterally by two parallel insulated conducting electrodes (49) and facing one of the other; and a second doped layer (47) of the second type (P +) coating the collection area and the charge storage areas.
公开号:FR3046494A1
申请号:FR1662341
申请日:2016-12-12
公开日:2017-07-07
发明作者:Francois Roy;Yvon Cazaux;Marie Guillon;Boris Rodrigues;Benoit Giffard
申请人:Commissariat a lEnergie Atomique CEA;STMicroelectronics Crolles 2 SAS;Commissariat a lEnergie Atomique et aux Energies Alternatives CEA;
IPC主号:
专利说明:

PIXEL FLIGHT TIME DETECTION
Field
The present application relates to a distance sensor operating on the principle of the measurement of flight time, or TOF sensor ("Time Of Flight").
Presentation of the prior art
In a TOF sensor, a light source emits light in the direction of a scene. A time of flight detection pixel, or TOF pixel, of the sensor receives the light reflected by a point of the scene conjugated with this pixel. The measurement of the flight time, that is to say the time taken by the light to travel from the light source to the point of the scene in which the pixel is conjugated, and from this point to the pixel, allows to calculate the distance separating the pixel from this point.
In the case where one seeks to obtain a relief image of a scene, the TOF sensor comprises a matrix of pixels TOF for measuring the distance separating each pixel from the point of the scene at which this pixel is conjugated. This makes it possible to obtain a map of the distances separating the sensor from the different points of the scene to which the pixels are conjugated, and a relief image of the scene can then be reconstructed from this distance map. However, the existing TOF pixels have relatively large dimensions. For example, a TOF pixel comprising a SPAD type photodiode ("Single Photon Avalanche Diode") may have a surface area of the order of 30 μm * 30 μm. summary
It would therefore be desirable to have a TOF pixel that overcomes at least some of the disadvantages of the existing TOF pixels. For example, it would be desirable to have a TOF pixel having an area of less than 10 pm * 10 pm, for example less than 5 pm * 5 pm.
Thus, an embodiment provides a time of flight detection pixel comprising a semiconductor substrate comprising: a photosensitive zone comprising a first doped layer of a first conductivity type and a more heavily doped charge collection zone of the first type; the first layer and extending through all or part of the first layer; at least two charge storage areas each comprising a more heavily doped box of the first type than the charge collection area and separated from said charge collection area at least by a first portion of the first layer, the first portion being coated; a first gate, each charge storage area being delimited laterally by two insulated conductive electrodes, parallel and vis-à-vis one of the other; and a second doped layer of the second conductivity type coating the collection area and the charge storage areas.
According to one embodiment, each first portion of the first layer comprises a first intermediate zone adjacent to the corresponding storage zone, the first intermediate zone being doped with the first type, more strongly than the said first portion and less strongly than the box of the said first portion. storage area.
According to one embodiment, each charge storage zone comprises a second intermediate zone interposed between the chamber of the storage zone and the photosensitive zone, the second intermediate zone being doped with the first type, more strongly than the first portion and less strongly than the box.
According to one embodiment, the photosensitive zone has the shape of a square in plan view, and each storage area extends along an edge of the photosensitive zone.
According to one embodiment, the photosensitive zone has substantially the shape of a square in plan view, and each storage area extends from an edge of the photosensitive zone, orthogonally to this edge.
According to one embodiment, the first layer rests on a portion of the doped substrate of the second type and whose doping level decreases as it approaches the first layer.
According to one embodiment, the pixel further comprises a more heavily doped reset zone of the first type than the charge collection zone, and separated from the charge collection zone by a second portion of the first layer coated with a second gate disposed on the photosensitive zone.
According to one embodiment, the first grids are arranged on the photosensitive zone, and the charge collection zone comprises a central portion disposed substantially in the center of the photosensitive zone, and arms extending from this central portion, between the grids arranged on the photosensitive area.
According to one embodiment, the pixel further comprises, for each charge storage area, a more heavily doped reading zone of the first type than the box, separated from the box by a third portion of the first layer coated with a third grid, the third portion being disposed beyond the photosensitive area.
According to one embodiment, the pixel is intended to receive a periodic light signal, in which the grids disposed on the photosensitive zone are made of transparent materials at the wavelengths of the received periodic signal.
According to one embodiment, a light-opaque screen covers the pixel with the exception of the photosensitive zone.
According to one embodiment, each first gate is adapted to receive or not a first potential to allow or prohibit a transfer of charges from the photosensitive zone to the corresponding storage area.
According to one embodiment, the semiconductor substrate is a semiconductor semiconductor-on-insulator layer.
Another embodiment provides an image sensor comprising a matrix of pixels according to any one of claims 1 to 12, associated with a source of emission of a periodic light signal, and means adapted to synchronize said source and control potentials applied to the transistor gates of each pixel.
Another embodiment provides a method for manufacturing a time of flight detection pixel comprising the following successive steps: forming pairs of isolated vertical electrodes parallel and screwed to each other, each pair of electrodes laterally delimiting a storage area extending longitudinally from a photosensitive area; forming by implantation, in the photosensitive zone, a first doped layer of a first conductivity type; in the photosensitive zone, forming first grids on first portions of the first layer from which the storage areas extend; in the photosensitive zone, between the first grids, forming by implantation a more heavily doped charge collection zone of the first type than the first layer, the collection zone having edges aligned with the first grids; in each storage area, forming by implantation a more heavily doped box of the first type than the charge collection area; and on the storage areas and on the charge collection area, forming by implantation a second doped layer of the second type.
Brief description of the drawings
These and other features and advantages will be set forth in detail in the following description of particular embodiments in a nonlimiting manner with reference to the accompanying figures, in which: FIG. 1 is a top view schematically showing an example; a TOF sensor; Fig. 2 shows an example of a TOF pixel circuit; Fig. 3 is a timing diagram illustrating a control mode of the TOF pixel of Fig. 2; FIGS. 4A to 4D show schematically an embodiment of a TOF pixel of the type of FIG. 2; FIGS. 5A to 5D schematically illustrate the evolution of the electrostatic potentials in various regions of the pixel of FIGS. 4A to 4D during charge transfer steps; FIG. 6 schematically represents an alternative embodiment of the pixel of FIGS. 4A to 4D; and Figure 7 schematically shows another alternative embodiment of the pixel of Figures 4A to 4D.
detailed description
The same elements have been designated by the same references in the various figures and, in addition, the various figures are not drawn to scale. For the sake of clarity, only the elements that are useful for understanding the described embodiments have been shown and are detailed.
In the description which follows, the terms "high", "low", "under", "on", "vertical" and "higher" refer to the elements concerned in the corresponding figures. Unless otherwise specified, the terms "substantially", "about" and "of the order of" mean within 10%, preferably within 5%.
Figure 1 is a schematic top view of an exemplary TOF sensor. The sensor 1 comprises a matrix 3 of TOF pixels, for example a matrix of 1000 lines per 1000 columns. The matrix 3 is associated with a line decoder 7 and a column decoder 9. The line decoder 7 provides signals 11 making it possible to select one or the other of the lines of the matrix. The column decoder 9 makes it possible to read the information of the pixels of a selected line. The line decoder 7 and the column decoder 9 are controlled by signals 13 provided by control and processing means 15. The control and processing means 15 comprise, for example, a processor associated with one or more memories. The sensor 1 is associated with a light source 17 for illuminating a scene whose desired image is to be obtained in relief. This light source 17 is for example a laser whose wavelength can be between 500 and 1000 nm. The light source 17 is connected to the control and processing means 15 for synchronizing the control signals applied to the TOF pixels of the matrix 3 and the light source 17.
In the following description, we are interested in the case of a sensor 1 in which the light source 17 emits a sinusoidal signal LE whose frequency can be between 20 and 100 MHz, for example 25 MHz. For each pixel, the phase difference φ is determined between the emitted light signal LE and the light signal Lp> received by this pixel. The distance separating the pixel from its conjugate point is then determined from this phase shift φ.
FIG. 2 represents an example of a circuit of a TOF pixel.
The pixel TOF comprises a photosensitive element PD whose terminal is connected to a node 21 and whose other terminal is connected to a low reference potential, for example ground. The node 21 is coupled to a reading node SN via three identical sets S] _, S2 and S3 connected in parallel between the nodes 21 and SN. Each set Sj_, with i equal 1, 2 and 3 in this example, comprises a transfer N-channel MOS transistor, Tmem-j_, a charge storage area memj_, and a read N-channel MOS transistor, Tsn-j_. . The source of the transistor Tmem-j_ is connected to the node 21, and the drain of the transistor Tmemj_ is connected to a terminal of the storage area memj_. The transistor Tmem-L is controlled by a signal Vmem_ applied to its gate. The source of the transistor Tsnp is connected to the other terminal of the storage area memj_, and the drain of the transistor Tsnj_ is connected to the read node SN. The transistor Tsnj_ is controlled by a signal Vsn-L applied to its gate. Examples of storage areas mem-L will be given below.
The TOF pixel is associated with a reading device that can be common to several pixels, for example four pixels. The readout device comprises a precharge N-channel MOS transistor, Very, an N-channel MOS transistor mounted as a follower source, Tsuiv, and a select N-channel MOS transistor, Tsel connected as shown. The read node SN is coupled by the transistor Very to a supply rail set to a high reference potential, for example the supply potential Vdd. The transistor Very is controlled by a Vres signal applied to its gate. The read node SN is also coupled to the gate of the transistor Tsuiv whose drain is coupled to the supply rail, and whose source is coupled to an output rail 23 of the pixel circuit via the transistor Tsel, the transistor Tsel being controlled by a signal Vsel applied to its gate.
In this example, the TOF pixel further comprises an N-channel MOS transistor, Trespp, resetting the photosensitive element PD. The source of the Trespp transistor is connected to the node 21 and the drain of the Trespp transistor is connected to the supply rail Vdd. The Trespp transistor is controlled by a Vrespp signal applied to its gate.
In order to determine the phase difference φ between the light signal Lp emitted and the light signal Lp received by the pixel, the signal Lp is sampled by transferring, in succession and at regular intervals, photogenerated charges in the photosensitive element to the storage areas meirq, then mem2 and finally mem3. The total duration to perform all of these three successive transfers is equal to a period of the signals Lp and Lp. In addition, all of these three successive transfers are repeated a large number of times, for example at least 100,000 times. The charges accumulated in the storage areas are then read by transferring, to the node SN, the charges of the mercg zone, then of the zone memg and finally of the zone memg.
A mode of operation of the TOF pixel of FIG. 2 will now be described in more detail in connection with FIG.
FIG. 3 is a timing diagram of the light signal Ljr emitted by the light source 17 associated with the sensor 1, the light signal Lp> received by the pixel TOF, and digital signals Vrespp, Vres, Vmem-j, Vsnp and Vsel. By default, the Vrespp, Vmem-L, Vsnp, and Vsel signals are at a low level and the Vres signal is at a high level.
The photosensitive element PD is reset by setting the transistor Trespp to the on state (Vrespp signal high) between times tg and tp. A pixel integration cycle then begins and is synchronized to the Ljr signal.
During the integration cycle, the photogenerated charges are transferred into the photosensitive area PD to the storage areas memp. For this, the transfer transistors Tmemp are turned on each in turn. More particularly, the transistor Tmemp is turned on (Vmemp high) between times tg and tg, the transistor Tmemg is turned on (Vmemg high) between times and tg, and the transistor Tmemg is set in the on state (Vmemg high) between instants tg and tq. As previously stated, all three of these transfers are then repeated a large number of times. During the entire integration cycle, the signal Vres is in the high state, the transistor Very is on, and the voltage of the read node SN is substantially equal to the high reference potential. At the end of the integration cycle, from a tpg moment, the accumulated charges in each of the storage areas mem-j_ are read. For this, the read transistors Tsnj_ are turned on each in turn, and the voltage level on the node SN is measured and stored after each reading of the accumulated charges in a storage area mem-j_. More particularly, the transistor Tsel is turned on (Vsel high) at instant t] _o and the precharge transistor Very is set to the off state (Vres low) at a time t] _i- The transistor Tsn] _ is then turned on (Vsn ^ up) between successive instants t] _2 and t] _3, followed by the on-state of transistor Tsn2 (Vsn2 high) between successive instants t] _4 and t] _5, then by turning the transistor Tsn3 (Vsn3 up) on between successive instants t] _g and t] _7- First, second and third voltage levels of the node SN are measured and stored respectively between times t] _3 and t] _4, between times t] _5 and t] _g, and between time t] _7 and a time t] _g. At the instant t] _g, the signal Vsel is reset and the signal Vres is reset. A new integration cycle can then begin.
In this mode of operation, the first, second and third voltage levels measured are representative of the accumulated charges, respectively, in the storage area merrq, in the storage areas mem ^ and menr , and in the storage areas mem] _, menr and memg. In an alternative embodiment, resetting of the read node SN is provided by applying a pulse of a high potential to the transistor Very, after each reading of the accumulated charges in a storage area mem_. In this case, the first, second and third voltage levels are representative of the charges accumulated in a single storage area, respectively mem] _, mem2, and memg.
These three voltage levels make it possible to determine the phase shift φ between the light signals Lj and Lr, and thus to deduce the distance separating the pixel from the point of the scene at which the pixel is conjugated.
Although an embodiment and control of a TOF pixel circuit has been described in the case of a pixel comprising three identical sets Sj_, the phase shift φ between the signals Ljr and Lr can also be determined using a pixel TOF comprising more than three sets Sj_, for example four sets Sj_. For example, the duration of a transfer to a storage area mem- ^ is between 5 and 30 ns. The duration separating two transfers to the same storage area is, for example, 40 ns when the frequency of these signals is 25 MHz. In this case, the duration of an integration cycle may be about 10 ms when the load transfers to each of the storage areas are made 250,000 times each. The duration of a transfer of charges from a storage area memj_ to the reading node SN is for example between 1 and 10 ps.
In a pixel, in a few nanoseconds, few charges are photogenerated in the photosensitive element PD, for example between 0 and 10 charges. These loads must be fully transferred to a storage area mem-j_. In particular, no charge must remain stuck in the photosensitive element PD or in the channel of the corresponding transistor Tmem-j.
An embodiment of a TOF pixel for complete transfer of photogenerated charges in the photosensitive area PD to storage areas memj_ will now be described in connection with Figs. 4A, 4B, 4C and 4D.
FIGS. 4A to 4D show schematically an embodiment of a TOF pixel 40, FIG. 4A being a top view of the pixel and FIGS. 4B, 4C and 4D being sectional views respectively along the BB, CC and DD planes; of Figure 4A. In this embodiment, the pixel comprises three sets Sj_, with i equal to 1, 2 and 3, and a resetting transistor Trespp. Each set Sj_ comprises a transfer transistor Tmem-j_, a storage area mem-j_, and a read transistor Tsn-j_. Each set Sj_ is associated with a read zone SNj_.
The pixel TOF 40 comprises a photosensitive zone PD, for example of square shape in top view. As illustrated by FIG. 4C, the photosensitive zone PD comprises a doped N-type layer 41 of doping level N1. The layer 41 is formed at the upper face of a p-type doped semiconductor substrate 43 whose doping level can decrease when approaching the layer 41.
As illustrated by FIG. 4C, the TOF pixel 40 also comprises, in the photosensitive zone PD, an N type doped charge collection zone 45 of N2 doping level greater than Np. The Ng 45 zone is coated with a heavily doped P-type layer (P +). The N2 area 45 extends through all or part of the thickness of the N1 layer 41. In this example, the N2 charge collection area 45 penetrates the P substrate 43 deeper than the layer 41.
As illustrated by FIG. 4C, each SNj_ reading zone is strongly N-type doped (N +) and is formed in the layer 41, beyond the photosensitive zone PD. The read zones SN i_ correspond to the read node SN described in relation with FIG. 2 and can be electrically connected to each other.
As illustrated by FIGS. 4A and 4D, each storage zone mem-j_ extends in width between two insulated vertical electrodes 49, parallel to each other and in relation to each other, and length from the photosensitive area PD to a corresponding reading area SNj_. The electrodes 49 delimiting each storage zone memj_ may comprise an extension 50 entirely delimiting the corresponding N + SNj_ zone, with the exception of the edge on the side of the mem-j_ zone. As shown in FIG. 4C, the insulated vertical electrodes 49, 50 extend from the top face of the pixel 40, pass through the N1 layer 41 and penetrate the P substrate 43. The insulated vertical electrodes 49 comprise a material conductor 51, for example doped polycrystalline silicon, lined with an insulating layer 53, for example silicon oxide.
In this embodiment, as illustrated by FIG. 4A, each storage area mem-j_ extends in length from an opening 54 in an edge of the photosensitive area PD, orthogonal to this edge. In addition, each storage area mem-j_ has a large side aligned with an edge of the photosensitive area PD, so that each storage area mem-j_ extends from a corner of the photosensitive area PD. Advantageously, the isolated vertical electrodes 49 delimiting the storage zones mem-j may include extensions 55 which delimit the photosensitive zone PD.
Each memg storage zone comprises, as illustrated by FIGS. 4C and 4D, a N-type doped box 57 of N5 doping level greater than N1, coated with the P + layer 47 and delimited laterally by vertical electrodes. isolated 49 corresponding. Each N5 well 57 penetrates the substrate 43 to a depth greater than or equal to that of the N1 layer 41 and lower than that of the isolated electrodes 49, 50, 55. Each mern-L storage area is separated from the collection of charges Ng 45 by a portion 41A of the layer 41. Each portion 41A of the photosensitive zone PD is entirely coated with the gate 59 of the corresponding transfer transistor Tmem-j_, the gate 59 being separated from this portion N] _ 41A by a gate insulator layer 61. Each of the mern-L storage areas is separated from the corresponding SN-1 area by a portion 41B of the Ni layer 41. The portion 41B is disposed outside the photosensitive area and is fully coated with the gate 63 of the corresponding read transistor Tsn-L, the gate 63 being separated from this portion N] 41B by a gate insulator layer 65.
In this embodiment, as illustrated in FIG. 4C, each zone mem_ comprises a doped N-type zone 67 of doping level N 4 greater than N 1 and less than N 5, coated with the P + layer 47, and adjacent to the photosensitive zone PD. Each N4 zone 67 enters the substrate P 43, for example to a depth greater than or equal to that of the layer N] 41 and less than or equal to that of the caissons N5 57. In addition, each portion Np 41A comprises a zone 69 N-type doped dopant level N3 greater than Np and less than N4, N5 and Ng, coated with the gate 59 of the corresponding transistor Tmemp, and adjacent to a corresponding storage area memp. These N3 zones 69 penetrate into the substrate P 43, for example to a depth substantially equal to that of the Np layer 41. Thus, from the charge collection zone N2 45 and up to a reading area SNp, successively and in two-to-two contact, the charge collection zone N2 45, a portion Np 41A, a zone N3 69, a zone N4 67, a caisson N5 57, a portion Np 41B, and the reading zone SNp.
The resetting transistor Trespp comprises a strongly doped drain zone 71 of type N (N +) formed outside the photosensitive zone PD, for example in the layer Np 41. The zone N + 71 extends in width between two electrodes vertical isolated 49, parallel to each other and vis-à-vis one another, and in length from the photosensitive area PD. The N + zone 71 is separated from the N2 charge collection zone 45 by a portion 41C of the Np layer 41 as shown in FIG. 4B. The portion Np 41C of the photosensitive zone PD is coated with the gate 73 of the transistor Trespp, the gate 73 being separated from this portion Np 41C of the photosensitive zone PD by a layer of gate insulator 75.
In this embodiment, as shown in Fig. 4A, and similarly to the memp storage areas, the N + region 71 of the Trespp transistor extends in length from an opening 54 in an edge of the area PD photosensitive, orthogonal to this edge, and has a large side aligned with another edge of the photosensitive area PD, so that the N + area 71 extends from a corner of the photosensitive area PD. Advantageously, the isolated vertical electrodes 49 delimiting the N + zone 71 may comprise extensions 55 which delimit the photosensitive zone PD, and an extension 50 delimiting the short side of the N + zone 71 opposite to the photosensitive zone PD.
In this embodiment, as shown in FIG. 4A, the charge collection zone 45 has the shape of a cross comprising a central portion disposed in the center of the photosensitive zone, and arms extending from this central portion. between the grids 59, 73 resting on the photosensitive zone. The thicknesses and the materials of the gates of the Tmem-j and Trespp transistors can then be chosen so that these gates are transparent to the radiation of the light signal Lp received by the pixel. In this way, the signal Lp can reach the photosensitive zone PD after passing through the gates of the transistors Tmem-j and Trespp. For example, grids 59 and 73 made of polycrystalline silicon with a thickness of between 150 nm and 600 nm, and gate insulators 61, 75 made of silicon oxide with a thickness of between 3 and 12 nm are transparent to a signal Lp in the near infrared whose wavelength is between 800 and 1000 nm. In addition, these thicknesses and these materials may advantageously not be transparent to parasitic light rays having wavelengths that are remote from those of the Lp signal. This makes it possible to filter at least part of the parasitic radiation. For example, the grids and gate insulators shown above exemplify absorbing at least a portion of the parasitic light radiation in the visible spectrum whose wavelengths are between 400 and 700 nm.
A light-opaque screen (not shown), for example made of a metal such as tungsten, aluminum or copper, is provided above the zones mem-j, zones SN 1, and possibly gates of the transistors. Tsn-j_ so that the radiation of the light signal Lp reaches only the photosensitive area PD of the pixel. This advantageously avoids the photogeneration of parasitic charges in the storage areas. The opaque screen disposed on each zone memj_ may overflow all or part of the gate 59 of the corresponding transistor Tmemj_. In particular, the screen may overflow a portion of the gate 59 of the transistor Tmemp completely covering the portion N3 69 and a portion, adjacent to the portion N3 69, of the portion N] _ 41A to prevent charges n ' They are photogenerated and then transferred to the adjacent storage area while they should be transferred to another memp storage area.
To manufacture the TOF pixel of FIGS. 4A to 4C, according to one embodiment and with reference to FIG. 4C, starting from a substrate 43 corresponding to a P-type doped silicon wafer or a substrate obtained by epitaxial growth of In situ doped silicon type P, the concentration of doping atoms can vary during epitaxy to obtain a doping gradient as described above. Simultaneously, the insulated vertical electrodes 59 and their extensions 50, 55 are made from the same insulated-wall trench (insulator 53) filled with the conductive material 51. The layer 41 and the zone N3 are then formed. during steps of masking and implantation of doping atoms, for example with doses of doping atoms of between 5 * 10 ^ to 5 * 10 ^ 3 at.cm-2. Although in the embodiment described here, the zones 41B and 41C have a N1 doping level, it is possible for these zones to have an N3 doping level by adapting the arrangement of the masks used during the formation of the N3 zone. 69. The gates of the transistors Tsnp, Trespp and Tmemj_ are then formed on the substrate, then the N4 67, Ng 45, N + SNp and N + 71 zones, and the N5 wells 57 are formed during masking and implantation steps. of doping atoms, for example with doses of doping atoms between 5 * 10 ^ to 5 * 10 ^ 3 at.cm ^. The P + layer 47 is finally formed by implantation.
Since the zones N4 67, Ng 45, N + SNp and LT1 "71, and the caissons N5 57 are formed after the gates of the transistors Tmemp, Tsnp and Trespp, these zones and caissons advantageously have edges aligned with these gates. In particular, the zone Ng 45 occupies the entire surface of the photosensitive zone PD which is not coated with the grids 59 and 73. The storage areas memp each have a small side aligned with an edge of a grid 59, this small side corresponding to a portion of an edge of the photosensitive zone PD, more particularly to the opening 54 in this edge, The N + region 71 of the Trespp transistor has a small side aligned with an edge of the grid 73, this small side corresponding to a portion of an edge of the photosensitive area PD, more particularly at the opening 54 in this edge.
In addition, because the P + layer 47 is formed after the gates of the transistors Tsnp, Tmemj_ and Trespp, the P + layer is not formed under the gates of these transistors, but only around these gates, on the whole of the charge collection area 51 and storage areas memp. The charge transfers under these gates 59, 73 are then advantageously in volume. As a result, the transferred charges do not reach the gate insulators 61, 65 or 75 where they could have remained trapped, and all the charges of the photosensitive area PD are well transferred to the memp areas.
To eliminate possible parasitic charge exchanges between two neighboring pixels, the substrate 43 may correspond to a semiconductor layer resting on an insulating layer ("semiconductor on insulator" -semiconductor-on-insulator substrate), and the electrodes 49, 50, 55 can then be formed through the entire thickness of the Np layer 41 and the P substrate 43 to electrically isolate the photosensitive areas from each other.
In operation, the insulated electrodes 49 and their extensions 50, 55 are connected to a negative or zero potential so that holes accumulate along their walls. This makes it possible to reduce the dark currents, and to put the P + layer 47 and the P substrate 43 at the same reference low potential, for example the mass, applied to the substrate 43 or to the layer 47. The photosensitive zone PD and memp storage areas then correspond to so-called "pinched" diodes. The doping levels of the photosensitive zone PD and the storage zones memp are chosen so that, in the absence of illumination, these pinch diodes are completely depleted. In addition, as described with reference to FIG. 2, a positive potential such as the supply potential Vdd is applied to the drain zone 71 of the Trespp transistor.
FIGS. 5A to 5D show schematically, as a function of the control potentials applied to the transistors Tmem 1 and Tsn-j 2, the evolution in the plane CC of FIG. 4A of the levels of the electrostatic potentials in the photosensitive zone PD, under the gates of the transistors Tmemp and Tsnp, and in the storage areas mem-j_. More particularly, FIGS. 5A to 5C illustrate a charge transfer step of the photosensitive area PD to a storage area memp, and FIG. 5D illustrates a charge transfer step of the memp area to the corresponding reading area SNp. In these figures, the electrostatic potentials are increasing from top to bottom. In the step of FIG. 5A, the transistors Tmemp and Tsnp are kept in the off state by applying negative or negative potentials on their gates, for example the ground potential. Since the doping levels Np, N3, N4, N5, N + are increasing, the electrostatic potentials VIA and V1B, V3, V4, V5 and V1 "respectively in the portions 41A and 41B, the zone N3 69, the zone N4 67, the caisson N5 57 and the zone SN- ^ are increasing, In addition, the doping level Ng being higher than the levels and N3, the electrostatic potential V2 in the charge collection zone is greater than the electrostatic potentials VIA and V3.
When the pixel receives light, electron / hole pairs are photogenerated in the photosensitive area PD. The holes are evacuated to the low reference potential, and the electrons (represented by crosses in these figures) accumulate in the photosensitive area PD. Since the potential V2 is greater than the potential VIA, the photogenerated electrons are drained to the charge collection zone N2 45 where they accumulate. The zone N2 45 is chosen sufficiently thick to allow electron storage in the volume of this zone N2 45 before transfer to a storage area mem-j_. This drainage of the electrons to the zone N2 45 is more efficient when the substrate 43 has a doping level gradient as described above and / or when the N2 charge collection zone 45 penetrates the substrate deeper than the layer. N3 41. In the step of FIG. 5B, the transistor Tmem-j_ is turned on by applying a positive potential on its gate 59 so that the potential VIA and the potential V3 become greater than the potentials V2 and V4. . Since the grid completely covers the portion N] 41A and the zone N3 69, the potential VIA remains lower than the potential V3. The electrons accumulated in the charge collection zone N2 45 are therefore all transferred to the zone N3 69 where they are temporarily stored because they are blocked between the potential barriers VIA and V4. In addition, since the potential V4 is lower than the potential V5, the electrons which have already been transferred to the storage zone remain confined in the well 57, although in this example the potential V3 is greater than the potential V5.
Advantageously, because the gate of the Tmem-L transistor covers a part of the photosensitive area PD, it contributes to attracting the photogenerated electrons present in the photosensitive area PD to the upper surface of the pixel, before their transfer to the photosensitive zone PD. in zone N3 69. As a result, no photogenerated electron remains in the photosensitive zone PD. In the step of FIG. 5C, the transistor Tmem-L is turned back to the off state, which causes the potentials VIA and V3 to become lower than the potentials V4 and V5. In addition, the VIA potential remains higher than V3. As a result, the electrons in the N3 area 69 are all transferred to the corresponding N5 well 57 through the N4 zone 67. Advantageously, the VIA potential forms a potential barrier preventing the return of electrons from the N3 zone 69 to the N2 charge collection zone 45.
The storage capacity of the electrons in the N5 box 57 depends on the depth of the potential well in this box, and in particular on the difference between the potential V5 and the potentials V1B and V4 which form potential barriers around the box N5 57. This storage capacity can advantageously be adapted by modifying the potential levels V1B and V4 with respect to the potential level V5. For example, a decrease in the Np doping levels of the portion 41B and N4 of the portion 69 causes a greater difference between the potential V5 and the potentials V1B and V4, and therefore an increase in the electron storage capacity in the region. N5 box 57. This storage capacity can also be increased by increasing the N5 doping level of the box 57, by decreasing the bias potential applied to the electrodes 49 and / or by changing the dimensions of the box. In particular, the electrons being stored in the volume of the caissons N5 57, the thickness of these caissons is chosen sufficiently large to be able to store a given amount of electrons. In addition, the thickness of the boxes is chosen to be less than or equal to that of the isolated electrodes 49, 50 and 55 which control the electrostatic confinement of the electrons in these boxes. In the step of FIG. 5D, the transistor Tsnj_ is turned on by applying a positive potential on its gate 63 so that the potential V1B becomes greater than the potential V5 and remains lower than the potential V +. The electrons are then transferred from the zone mem-j_ to the reading zone SNj_. The transistor Tsnj_ is then turned off and the amount of photogenerated electrons transferred to the zone SNj_ can be read by the read circuit connected to this zone SNj_.
Regarding the transistor Trespp, when it is kept in the off state by applying a negative or zero potential on its gate 73, for example the ground potential, the photogenerated electrons remain in the N2 charge collection zone. 45 of the photosensitive zone PD. Indeed, because the doping level N1 is lower than the doping level N2, the electrostatic potential V1C in the portion N1 ~ 41C coated with the gate 73 of the transistor Trespp is lower than the potential V2 in the collection zone When the transistor Trespp is turned on by applying a positive potential on its gate 73, this potential is chosen so that the potential level V1C in the portion N1 ~ 41C becomes greater than the potential V2. and remains below the potential applied to the drain region 71 of the Trespp transistor. As a result, the photogenerated electrons present in the photosensitive zone PD are all discharged from the pixel towards the potential Vdd.
In an alternative embodiment, the potential applied to the gate of the transistor Trespp in the off state may be chosen to be greater than that applied to the gates of the transistors Tmem-j_ in the off state so that, when these transistors are connected to the transistor, blocked state, the potential V1C is greater than the potential VIA. In this way, an excess of photogenerated electrons in the photosensitive area PD will be discharged to the region N "1" 71 rather than to a storage area memj_. The transistor Trespp can therefore advantageously be used as an anti-glare transistor in addition to serving as a reset transistor of the photosensitive zone PD.
It will be understood from the operation described above that the N1 layer 41 is primarily a near-surface charge transfer layer from the N2 charge collection zone 45 to the mem-j storage areas, and in this case, For example, from the zones mem-j_ to the zones N + SNj_ and 71. The thickness of this layer N] _ 41 can therefore be chosen lower than those of the caissons N5 57 and the zone N2 47. Similarly, the zones N3 69 have each main function to allow the transfer of loads from the photosensitive zone to the corresponding memory mem_ zone. The thickness of these zones N3 69 can then be chosen to be substantially equal to that of the layer N1 41. It is furthermore understood that the main purpose of the N4 zones 67 is to allow the transfer of charges from the zones N1. _ 41A and N3 69 to a box N5 57 when the transistor
Tmemp corresponding is in the on state, and prevent the passage of charges from a N5 well 57 to N3 areas 69 and N] _ 41A when the corresponding transistor Tmemp is in the off state. The thickness of these zones N4 67 can then be chosen to be greater than the thickness of the zones 41A and N3 69, and smaller than or equal to that of the caissons N5 47. By way of example, the transistor Tmemp switches at high frequency between passing state and the off state, for example at a frequency of 25 MHz.
Figure 6 is a schematic top view of an alternative embodiment of the TOF pixel of Figures 4A to 4C.
The TOF pixel 80 of FIG. 6 comprises the same elements as the TOF pixel 40 of FIGS. 4A to 4C, with the difference that the drain N + 71 of the transistor Trespp and the sets of two associated zones memj_ and SNj_ are not arranged of the same way relative to the photosensitive area PD. In this variant embodiment, the drain FT1 "71 and the sets memp, SNp each extend along an edge of a square central portion of the photosensitive zone PD, rather than orthogonally at this edge as it has been described with reference to FIGS. 4A to 4C.
For each transistor Tmemp, the gate 59 and the portion of the photosensitive zone PD that it covers extend through the opening 54 in the side of the photosensitive zone PD bordered by the corresponding memp zone, so that the grid 59 has an edge adjacent to a small side of this memp area. Similarly, the gate 73 of the transistor Trespp and the portion of the photosensitive area PD that it covers extend through the opening 54 in the side of the photosensitive PD bordered by the drain area FT1 "71 of the Trespp transistor, so that the gate 73 has an edge adjacent to a short side of this FT1 "71 area.
Thus, the sectional view along the broken line BB of FIG. 6, passing through the zone N + 71, the grid 73 and the collection zone 45, and the sectional view along the broken line CC, passing through a zone Snp, a grid 63, a memp zone, a grid 59 and the zone 45, are identical to the sectional views respectively along the planes BB and CC of FIG. 4A, illustrated by FIGS. 4B and 4C.
In this variant, each electrode 49, 50 delimiting, on the side of the photosensitive zone PD, a large side of a set memj_, Snp or a large side of the zone N "1- 71, also partially delimits an edge of the zone. In addition, each electrode 49, 50 delimiting, on the side opposite to the photosensitive zone PD, the other large side of a set memp, SPip or the other large side of the zone PT1 "71, comprises a rectilinear extension. 55 to a set memj_, SPip neighbor or up to the area PT1-71. More particularly, each extension 55 is aligned with an end of a set SNj_, memj_ neighbor or with an end of the area N + 71. , the pixel 80 has the shape of a square which simplifies the production of a matrix comprising several pixels 80 organized in rows and columns.
The operation of the pixel 80, similar to that of the pixel 40, will not be detailed.
Figure 7 is a schematic top view of another variant of the pixel 40 of Figures 4A-4C.
The pixel 90 of FIG. 7 comprises the same elements as the pixel 80 of FIG. 6, arranged with respect to each other in the same way as in the pixel 80 except that, in the pixel 90, the drain PT1 " 71 of the Trespp transistor and the sets of two associated zones memp and SPTp are longer, so that the zone PT1 "71 and the sets mj_, SNj_, each have an end disposed beyond the long side, opposite the photosensitive zone PD. , of a set memj_, neighbor SNp or the zone N + 71. Thus, as shown in FIG. 7, the gates Tsnp may not be adjacent to the gates of the transistors Trespp or Tmemp, which facilitates the realization of the gates of the transistors Tsnp, Trespp and Tmemp.
TOF pixels 40, 80 and 90 have been described in which the gates of transistors Tmemp and Trespp are arranged on the photosensitive zone of these pixels. These grids help to attract the photogenerated charges in the photosensitive area PD towards the surface of these pixels during a transfer of charges from the photosensitive zone PD. In practice, such a transfer of charges must be carried out in a very short time, for example less than 30 ns, from which it follows that the photogenerated charges in the photosensitive zone PD must be attracted up to the corresponding gate of a transistor Tmemj_ or Trespp in an even shorter time. It is therefore desirable for the photosensitive area to have a small area, for example less than 5 μm-5 μm, or even less than 3 μm-3 μm, to limit the charge path in the photosensitive area PD.
Advantageously, because in a TOF pixel 40, 80 or 90, the photosensitive area PD may have a small area, and because the storage areas may be small, for example about 0.2 μm wide. and about 1 μm in length, such a pixel may occupy a smaller area than that occupied by a SPAD TOF pixel. For example, the TOF pixel 80 of FIG. 6 can occupy a surface of the order of 3 μm * 3 μm.
Particular embodiments have been described. Various variations and modifications will be apparent to those skilled in the art. In particular, a first heavily doped P-type layer (P +) can cover the storage areas menq while a second heavily doped P-type layer (P +) having a different doping level and / or thickness of the first layer. may cover the collection area with N2 charges 45.
Similar to what has been described for portions N1-41A, the N1 portion 41C of the Trespp transistor may include a N3 area 69 adjacent the N + area 71 to enhance the charge transfer controlled by the Trespp transistor.
Each zone N1 41B may comprise an area adjacent to the corresponding N + SNj_ read zone, N-doped at a doping level greater than N1 and less than N +, to prevent charges from repeating from the read SNj_ to the storage area mem-j_.
The N + SNp and / or 71 regions may be formed in an N-type doped layer at a doping level different from that of the Np layer, for example in an N3 doping level layer. These zones N + SNp and / or 71 can also be formed directly in the substrate 43.
The substrate 43 may be N-doped, at a doping level less than Np, and it may then have an increasing doping level up to the Np layer 41. The order and the number of steps of the manufacturing method described previously can be changed. For example, in the case of a pixel not including the zones 67 and / or 69, the implantation steps corresponding to the formation of these zones will be eliminated. In particular, in the case of a pixel not including the zone N4 67, it is expected that the N5 box 57 occupies the entire storage area memp and has a small side aligned with a grid 59. In addition, although the a method of manufacturing a pixel has been described in which the N5 boxes 57 are formed after the gates of the transistors, these boxes may be formed before these gates, or even before the Np layer 41.
In the case where several TOF pixels 40, 80 or 90 are formed next to each other, for example in a matrix of pixels of an image sensor, two adjacent pixels can share elements such as electrode portions. 49 and / or their extensions 50, 55, read zones SNp, the drain zone 71 of the Trespp transistor, and / or transistors of a read circuit coupled to the read zones SNp.
The Trespp transistor can be omitted in the previously described pixels. Indeed, the photogenerated charges in the photosensitive area PD being all transferred to the read zones SNp, the reset step of the photodiode can be suppressed.
The number of sets Sp and associated SNp areas can be chosen greater than 3, possibly by providing that the photosensitive area has the shape of a polygon, for example a regular polygon, other than a square. For example, in a pixel comprising 6 sets Sj_ and not including a resetting transistor Trespp, the photosensitive zone has for example a substantially hexagonal shape.
More generally, it will be possible to modify the shape, the number and the arrangement of the various constituent elements of pixels 40, 80 and 90 described above. For example, it will be possible for the storage areas mem-j, the gates of the transistors Tmem-j, the photosensitive area PD, and more particularly the charge collection area 45 of the photosensitive area PD to be arranged relative to one another. as described in the patent application PR No. 15/63457 filed on December 30, 2015, the contents of which are incorporated by reference in the present application.
Although we have described here conductivity types for the various zones, layers and caissons of a pixel in the case where the photogenerated charges accumulated, collected, transferred, stored and read are electrons, these types of conductivity can all to be reversed so that these charges are holes. Those skilled in the art will then be able to adapt the control potentials applied to the various transistors of the pixel.
Various embodiments with various variants have been described above. It will be appreciated that those skilled in the art may combine various elements of these various embodiments and variants without demonstrating inventive step.
权利要求:
Claims (15)
[1" id="c-fr-0001]
A time-of-flight detection pixel (40, 80, 90) comprising a semiconductor substrate (43) comprising: a photosensitive area (PD) having a first doped layer (41) of a first conductivity type (¾) and a more heavily doped charge collection zone (45) of the first type (Ng) than the first layer and extending through all or part of the first layer; at least two charge storage areas (mem] _, memg, memg) each comprising a more heavily doped box (57) of the first type (N5) than the charge collection area and separated from said charge collection area at the least by a first portion (41A, 69) of the first layer, the first portion being coated with a first gate (59), each charge storage area being delimited laterally by two parallel insulated conductive electrodes (49) and vis-à-vis one another; and a second doped layer (47) of the second conductivity type (P +) coating the collection area and the charge storage areas.
[2" id="c-fr-0002]
The pixel (40, 80, 90) of claim 1, wherein each first portion (41A, 69) of the first layer (41) comprises a first intermediate region (69) adjacent to the storage area (mem). , memg, memg), the first intermediate zone being doped with the first type (N3), more strongly than said first portion and less strongly than the box (57) of said storage area.
[3" id="c-fr-0003]
The pixel (40, 80, 90) according to claim 1 or 2, wherein each charge storage area (memp memg, memg) comprises a second intermediate zone (67), interposed between the box (57) of the zone storage and the photosensitive area (PD), the second intermediate zone being doped with the first type (N4), more strongly than the first portion (41A, 69) and less strongly than the box (57).
[4" id="c-fr-0004]
4. Pixel (80, 90) according to any one of claims 1 to 3, wherein the photosensitive area (PD) has the shape of a square in top view, and each storage area (memp mem2, memg) extends along an edge of the photosensitive area (PD).
[5" id="c-fr-0005]
A pixel (40) according to any one of claims 1 to 3, wherein the photosensitive area (PD) substantially has the shape of a square in top view, and each storage area (mem) _, mem2, memg) extends from an edge of the photosensitive zone orthogonally to that edge.
[6" id="c-fr-0006]
6. Pixel (40, 80, 90) according to any one of claims 1 to 5, wherein the first layer (41) rests on a portion of the substrate (43) doped the second type and whose doping level decreases in approaching the first layer (41).
[7" id="c-fr-0007]
The pixel (40, 80, 90) according to any of claims 1 to 6, further comprising a more heavily doped resetting zone (71) of the first type (N "1") than the collection area. of charges (45), and separated from the charge collection area (45) by a second portion (41C) of the first layer coated with a second gate (73) disposed on the photosensitive area (PD).
[8" id="c-fr-0008]
The pixel (40, 80, 90) according to any one of claims 1 to 7, wherein the first grids (59) are disposed on the photosensitive area (PD), and the charge collection area (45) comprises a central portion disposed substantially in the center of the photosensitive zone, and arms extending from this central portion, between the grids (59, 73) disposed on the photosensitive area.
[9" id="c-fr-0009]
9. Pixel (40, 80, 90) according to any one of claims 1 to 8, further comprising, for each charge storage area (mem] _, merri2, memg), a read area (SN] _ , SN2, SN3) more strongly doped of the first type (N "1") than the box (57), separated from the box by a third portion (41B) of the first layer (41) coated with a third gate (63) the third portion being disposed beyond the photosensitive area (PD).
[10" id="c-fr-0010]
The pixel (40, 80, 90) according to any one of claims 1 to 9, for receiving a periodic light signal (¾), wherein the grids (59, 73) disposed on the photosensitive area (PD) are in transparent materials at the wavelengths of the received periodic signal.
[11" id="c-fr-0011]
The pixel (40, 80, 90) according to any of claims 1 to 10, wherein a light-opaque screen covers the pixel except for the photosensitive area (PD).
[12" id="c-fr-0012]
12. Pixel (40, 80, 90) according to any one of claims 1 to 11, wherein each first gate (59) is adapted to receive or not a first potential to allow or prohibit a charge transfer of the photosensitive area. (PD) to the corresponding storage area (memp mem2, memg).
[13" id="c-fr-0013]
The pixel (40, 80, 90) according to any one of claims 1 to 12, wherein the semiconductor substrate (43) is a semiconductor semiconductor insulator layer.
[14" id="c-fr-0014]
An image sensor (1) comprising a pixel array as claimed in any one of claims 1 to 12, associated with a source of emission of a periodic light signal (¾), and means (15) adapted to synchronizing said source and control potentials applied to the gates (59, 63, 73) of transistors (Tmem-j_, Tsn-j_, Trespp) of each pixel (40, 80, 90).
[15" id="c-fr-0015]
15. A method of manufacturing a time of flight detection pixel (40, 80, 90) comprising the following successive steps: forming pairs of isolated vertical electrodes (49) parallel and screwed to one of the another, each pair of electrodes laterally delimiting a storage area (memp mem2, mem3) extending longitudinally from a photosensitive area; forming by implantation in the photosensitive area (PD) a first doped layer (41) of a first conductivity type (¾); on the photosensitive area (PD), forming first grids (59) on first portions (41A, 69) of the first layer (41) from which the storage areas (memp mery , memg) extend; in the photosensitive area (PD), between the first grids, forming by implantation a more heavily doped charge collection area (45) of the first type (¾) than the first layer (41), the collection area having aligned edges with the first grids (59); in each storage area (memp mem2, memg), forging by implantation a more heavily doped box (57) of the first type (N5) than the collection area of charges (45); and on the storage areas (memp mem2, memg) and on the charge collection area (45), forming by implantation a second layer (47) doped with the second type (P +).
类似技术:
公开号 | 公开日 | 专利标题
FR3046494A1|2017-07-07|PIXEL FLIGHT TIME DETECTION
FR3060250B1|2019-08-23|IMAGE SENSOR FOR CAPTURING A 2D IMAGE AND DEPTH
EP2752878B1|2017-09-06|Image sensor
EP2315251A1|2011-04-27|Imager with vertical transfer gate and its method of fabrication
EP2216817A1|2010-08-11|Back side illuminated image sensor
EP2503596B1|2013-12-18|Electron multiplication imaging device
FR2930676A1|2009-10-30|IMAGE SENSOR WITH VERY LOW DIMENSIONS
EP2482317B1|2014-12-03|Multilinear image sensor with load integration
EP2962330B1|2020-11-04|Image sensor with anti-blooming gate
EP3016141A1|2016-05-04|Image sensor with vertical electrodes
EP2510545B1|2013-08-07|Charge-integration multilinear image sensor
EP2572382B1|2015-03-25|Matrix charge-transfer image sensor with asymmetric gate
FR3052297A1|2017-12-08|GLOBAL SHUT-OFF TYPE IMAGE SENSOR
FR3065320A1|2018-10-19|PIXEL FLIGHT TIME DETECTION
FR2963163A1|2012-01-27|METHOD FOR RESETTING A PHOTOSITY AND CORRESPONDING PHOTOSITY
WO2013120890A1|2013-08-22|Active pixel structure with improved charge transfer
EP3308399B1|2021-05-26|Wide-dynamic image sensor, with three-part storage node
EP2846357A1|2015-03-11|Photodetector device with semiconductor regions divided by a potential barrier
EP2845231A1|2015-03-11|Matrix image sensor providing bidirectional charge transfer with asymmetric gates
FR3109841A1|2021-11-05|Pixel including a charge storage area
FR2966678A1|2012-04-27|IMAGING DEVICE PARTICULARLY OF THE CMOS TYPE WITH REPORT AND INTEGRATION.
FR2980641A1|2013-03-29|VERTICAL GRID ELECTRON MULTIPLICATION IMAGE SENSOR
WO2016188778A1|2016-12-01|Charge-transfer image sensor having double gate implantation
FR3083001A1|2019-12-27|IMAGE SENSOR
FR3052296A1|2017-12-08|GLOBAL SHUT-OFF TYPE IMAGE SENSOR
同族专利:
公开号 | 公开日
US10162048B2|2018-12-25|
EP3188238A1|2017-07-05|
EP3188238B1|2018-04-25|
US10613202B2|2020-04-07|
US10488499B2|2019-11-26|
US20190086519A1|2019-03-21|
CN108336101A|2018-07-27|
US20170192090A1|2017-07-06|
FR3046495B1|2018-02-16|
FR3046495A1|2017-07-07|
FR3046494B1|2018-11-23|
CN207037088U|2018-02-23|
US20170194368A1|2017-07-06|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题
US9117712B1|2009-07-24|2015-08-25|Mesa Imaging Ag|Demodulation pixel with backside illumination and charge barrier|
US20110019049A1|2009-07-27|2011-01-27|Samsung Electronics Co., Ltd.|Photo detecting apparatus and unit pixel thereof|
EP2881991A1|2012-08-03|2015-06-10|National University Corporation Shizuoka University|Semiconductor element and solid-state image pickup device|
JP4235729B2|2003-02-03|2009-03-11|国立大学法人静岡大学|Distance image sensor|
JP4280822B2|2004-02-18|2009-06-17|国立大学法人静岡大学|Optical time-of-flight distance sensor|
JP2008028678A|2006-07-20|2008-02-07|Pentax Corp|Imaging element|
US8184191B2|2006-08-09|2012-05-22|Tohoku University|Optical sensor and solid-state imaging device|
US20080106625A1|2006-11-07|2008-05-08|Border John N|Multi image storage on sensor|
US8207590B2|2008-07-03|2012-06-26|Samsung Electronics Co., Ltd.|Image sensor, substrate for the same, image sensing device including the image sensor, and associated methods|
JP5621266B2|2010-01-27|2014-11-12|ソニー株式会社|Solid-state imaging device, manufacturing method thereof, and electronic apparatus|
US8642938B2|2012-01-13|2014-02-04|Omnivision Technologies, Inc.|Shared time of flight pixel|
US8686367B2|2012-03-01|2014-04-01|Omnivision Technologies, Inc.|Circuit configuration and method for time of flight sensor|
US20140347442A1|2013-05-23|2014-11-27|Yibing M. WANG|Rgbz pixel arrays, imaging devices, controllers & methods|
US9748299B2|2014-08-06|2017-08-29|Samsung Electronics Co., Ltd.|Pixel, image sensor including the same, and portable electronic device including the image sensor|
US9437633B2|2014-11-06|2016-09-06|Taiwan Semiconductor Manufacturing Company, Ltd.|Depth sensing pixel, composite pixel image sensor and method of making the composite pixel image sensor|
KR101828760B1|2015-02-09|2018-02-12|에스프로스 포토닉스 아게|Tof distance sensor|
FR3046495B1|2015-12-30|2018-02-16|Stmicroelectronics Sas|PIXEL FLIGHT TIME DETECTION|US10886309B2|2015-11-06|2021-01-05|Artilux, Inc.|High-speed light sensing apparatus II|
US10254389B2|2015-11-06|2019-04-09|Artilux Corporation|High-speed light sensing apparatus|
FR3046495B1|2015-12-30|2018-02-16|StmicroelectronicsSas|PIXEL FLIGHT TIME DETECTION|
TWI731026B|2016-01-15|2021-06-21|新加坡商海特根微光學公司|Semiconductor devices|
US10616519B2|2016-12-20|2020-04-07|Microsoft Technology Licensing, Llc|Global shutter pixel structures with shared transfer gates|
US10389957B2|2016-12-20|2019-08-20|Microsoft Technology Licensing, Llc|Readout voltage uncertainty compensation in time-of-flight imaging pixels|
GB201704203D0|2017-03-16|2017-05-03|Pixquanta Ltd|An electromagnetic radiation detection device|
FR3065320B1|2017-04-18|2020-02-07|StmicroelectronicsSas|FLIGHT TIME DETECTION PIXEL|
JP6985054B2|2017-08-01|2021-12-22|スタンレー電気株式会社|Imaging device|
US10641868B2|2017-11-07|2020-05-05|StmicroelectronicsSas|RGB and Z photo-diode pixel array kernel organization|
FR3092933A1|2019-02-14|2020-08-21|StmicroelectronicsSas|Photodiode|
FR3094839B1|2019-04-02|2021-04-09|Commissariat A Lenergie Atomique Et Aux Energies|Sensor for the acquisition of a light signal modulated at an acoustic frequency|
JP6913841B1|2019-12-26|2021-08-04|浜松ホトニクス株式会社|Distance measurement image sensor|
JP6913840B1|2019-12-26|2021-08-04|浜松ホトニクス株式会社|Distance measurement image sensor and its manufacturing method|
US10950266B1|2020-02-28|2021-03-16|Western Digital Technologies, Inc.|In-situ NFT pre-treatment to accumulate optically transparent material on NFT to improve reliability|
US10950267B1|2020-02-28|2021-03-16|Western Digital Technologies, Inc.|HAMR media to assist optically transparent build-up on NFT to improve reliability|
法律状态:
2017-11-20| PLFP| Fee payment|Year of fee payment: 2 |
2018-02-16| PLSC| Publication of the preliminary search report|Effective date: 20180216 |
2019-11-20| PLFP| Fee payment|Year of fee payment: 4 |
2020-11-20| PLFP| Fee payment|Year of fee payment: 5 |
2021-11-18| PLFP| Fee payment|Year of fee payment: 6 |
优先权:
申请号 | 申请日 | 专利标题
FR1563457|2015-12-30|
FR1563457A|FR3046495B1|2015-12-30|2015-12-30|PIXEL FLIGHT TIME DETECTION|US15/392,032| US10162048B2|2015-12-30|2016-12-28|Time-of-flight detection pixel|
CN201611273191.4A| CN108336101A|2015-12-30|2016-12-30|Flight time detected pixel|
CN201720029071.3U| CN207037088U|2015-12-30|2017-01-10|Flight time detected pixel element and imaging sensor|
US16/194,985| US10613202B2|2015-12-30|2018-11-19|Time-of-flight detection pixel|
[返回顶部]