![]() A pwm clipping detector circuit, corresponding electronic system and method
专利摘要:
A clipping detector circuit (12) is configured to detect clipping of a pulse-width modulated signal (PWM<sub>out</sub>) and comprises a timer circuit (120) configured to monitor edges of the pulse-width modulated signal (PWM<sub>out</sub>) and to monitor a time period elapsing since a last occurrence of an edge in the pulse-width modulated signal (PWM<sub>out</sub>), assert a first signal (ClipDet) when said time period elapses, and de-assert the first signal (ClipDet) and reset said time period as a result of an edge occurring in the pulse-width modulated signal (PWM<sub>out</sub>); and a counter circuit (122) configured to monitor the pulse-width modulated signal (PWM<sub>out</sub>) and the first signal (ClipDet), determine the number of pulses in said pulse-width modulated signal (PWM<sub>out</sub>) since the last de-assertion of the first signal (ClipDet), and assert a second signal (ClipOut) when the number of pulses in said pulse-width modulated signal (PWM<sub>out</sub>) since the last de-assertion of the first signal (ClipDet) reaches a certain number m of pulses. The clipping detector circuit (12) is configured (124) for generating at output a clipping detection signal (ClipDet') indicative of whether the pulse-width modulated signal (PWM<sub>out</sub>) is clipped or not as a function of the first signal (ClipDet) and the second signal (ClipOut). 公开号:EP3703255A1 申请号:EP20158692.2 申请日:2020-02-21 公开日:2020-09-02 发明作者:Ms. Noemi GALLO;Mr. Edoardo BOTTI 申请人:STMicroelectronics SRL; IPC主号:H03F1-00
专利说明:
[0001] The description relates to circuits and methods for detecting clipping of signals. [0002] One or more embodiments may be applied to detecting clipping of pulse-width modulated (PWM) signals. [0003] For instance, one or more embodiments may be applied to detecting clipping of PWM signals in audio systems. Technological background [0004] Clipping is a form of waveform distortion that limits a signal once it exceeds a certain threshold and may occur, for instance, when an amplifier is overdriven and attempts to deliver an output voltage or current beyond its maximum capability, i.e. when the amplifier is saturated. [0005] In the case of PWM signals, clipping (also referred to as "saturation" in the present description) may result in a duty cycle which is close or equal to 0% or 100%. [0006] Particularly in the case of audio systems comprising switching PWM modulators, the behavior of the audio system may be affected as a result of the PWM signal being saturated or almost saturated, i.e. when clipping may occur. [0007] Therefore, detecting clipping phenomena of PWM signals may be relevant, insofar as detecting clipping may provide a way for recognizing saturation of the PWM signal and consequently triggering feedback devices and/or corrective techniques for limiting distortion effects on the output signal of the (audio) system. [0008] Known solutions for detecting clipping of a PWM signal are based on counting "missing" pulses in the PWM signal generated by a PWM modulator circuit, as exemplified in Figures 1 and 2. [0009] Figure 1 is a circuit diagram exemplary of a PWM modulator circuit 10 and a clipping detection circuit 12 coupled thereto. The PWM modulator circuit 10 is configured to generate a PWM signal PWMout, and the clipping detection circuit 12 is configured to detect clipping (i.e., saturation) of the signal PWMout. [0010] The PWM modulator circuit 10 comprises: a signal integrator comprising an operational amplifier 100 and a capacitor 102 coupled between the output node of the operational amplifier 100 and a first input node of the operational amplifier 100, the operational amplifier 100 configured for receiving an input square-wave (current) signal Isq at the first input node and generating thereby an output periodic carrier signal Vtri, e.g., a triangular or saw-tooth periodic carrier signal, and a comparator circuit 104 receiving at a first input node the periodic carrier signal Vtri and at a second input node a modulation signal Vmod, thereby generating an output pulse-width modulated signal PWMout having a duty cycle which is a function of the amplitude of the modulation signal Vmod. [0011] As long as the modulation signal Vmod is comprised between an upper threshold Vtri,H and a lower threshold Vtri,L of the periodic carrier signal Vtri, the signal PWMout is not saturated (or clipped) and comprises a pulse, i.e. a pair of edges (one rising edge and one falling edge), at each period of the periodic carrier signal Vtri. [0012] Conversely, as a result of the modulation signal Vmod being not comprised between the upper threshold Vtri,H and the lower threshold Vtri,L (i.e., Vmod being higher than Vtri,H or lower than Vtri,L ), the output node of the comparator circuit 104 does not commute and the signal PWMout is saturated, i.e. the signal PWMout does not comprise edges and stays at a low logic level (as exemplified in Figure 2, when Vmod > Vtri,H ) or at a high logic level. [0013] Therefore, saturation (clipping) of signal PWMout can be detected by sensing the signal PWMout and detecting "missing" pulses therein by means of a clipping detection circuit 12, i.e. detecting the absence of a pulse in the signal PWMout during at least one period of the periodic carrier signal Vtri. [0014] In known solutions as exemplified in Figure 1, a clipping detection circuit 12 comprises an up-counter 120 (implemented, for instance, with one or more flip-flops) configured to receive the signal PWMout and a clock signal ClkPkTri. [0015] The clock signal ClkPkTri is a clock signal synchronized with the periodic carrier signal Vtri. For instance, clock signal ClkPkTri may be synchronized with peaks and valleys of the periodic carrier signal Vtri, e.g., having a falling edge when the periodic carrier signal Vtri reaches the upper threshold Vtri,H and a rising edge when the periodic carrier signal Vtri reaches the lower threshold Vtri,L, as exemplified in Figure 2. [0016] The signal PWMout is received at an (asynchronous) reset input R of the up-counter 120, so that the up-counter 120 increases (e.g., by one unit) an internal count number at each period of the clock signal ClkPkTri (e.g., at each rising edge or falling edge of the clock signal ClkPkTri), with the internal count number being (asynchronously) reset to zero at each occurrence of a pulse in the signal PWMout. [0017] The clipping detection circuit 12 therefore counts the number of consecutive missing pulses in the received signal PWMout, being a pulse expected at each period of the clock signal ClkPkTri if the signal PWMout is not saturated. [0018] As a result of the count of consecutive missing pulses reaching a certain value n (e.g., n = 3), an output signal ClipDet of the clipping detection circuit 12 is asserted (e.g., set to high, see instant t1 in Figure 2), thereby indicating saturation of the signal PWMout. [0019] In known solutions as exemplified in Figure 1, the clipping detection circuit 12 also comprises an internal logic reset circuit block (not visible in the Figures annexed herein) configured to de-assert (e.g., set to low) the output signal ClipDet at the first occurrence of a pulse in the signal PWMout after assertion of the saturation condition (see, for instance, instant t2 in Figure 2), i.e. when the internal count number is reset to zero. Object and summary [0020] Despite the extensive activity in the area, further improved solutions are desirable. [0021] For instance, solutions are desirable for increasing robustness of clipping detection circuits and methods for PWM signals against possible spurious commutations due to noise. [0022] Additionally, solutions are desirable which may reduce instability of the output signal in clipping detection circuits for PWM signals, particularly in the case of PWM signals at relatively high frequency, e.g., higher than 1 MHz. [0023] The inventors have observed that the known solutions as exemplified in Figure 1 are not suitable for use with PWM signals at relatively high frequency, e.g., at frequencies higher than 1 MHz, since they may not be stable. [0024] In particular, the inventors have observed that at a higher frequency the up-counter 120 in the clipping detection circuit 12 increases the internal count number at a faster rate, so that at low frequencies detection of clipping may take place unexpectedly soon also when the signal PWMout is not clipped, unless the value n is chosen high. Considering low-frequency signals such as 1 kHz or lower, the clipping detection suffers from a longer time interval during which the PWM amplifier loses and acquires pulses (corresponding to an instability region of Class D amplifiers), caused by an intrinsic limitation of the smallest/biggest duty-cycle realized by the switching stage. This phenomenon worsens as a result of the frequency of the clock signal ClockPkTri increasing, e.g., increasing from 300 kHz to 2 MHz, causing the output signal ClipDet to switch ON/OFF many times. [0025] Also, known solutions may suffer from the presence of noise in the modulation signal Vmod especially when the duty cycle of the signal PWMout is close to 0% or 100%, i.e. when the modulation signal Vmod is close to one of the upper threshold Vtri,H and the lower threshold Vtri,L of the periodic carrier signal Vtri. In these conditions, the signal PWMout may be rather unstable and have less regular pulses, so that also the output signal ClipDet may be affected by instability, e.g., comprising spurious commutations, with this issue being even more relevant in case of high switching frequencies such as, e.g., 2 MHz. [0026] An object of one or more embodiments is to contribute in providing such improved solutions. [0027] According to one or more embodiments, such an object can be achieved by means of a circuit having the features set forth in the claims that follow. [0028] According to one or more embodiments, such an object can be achieved by means of a corresponding electronic system. [0029] According to one or more embodiments, such an object can be achieved by means of a corresponding method. [0030] The claims are an integral part of the technical teaching provided herein in respect of the embodiments. [0031] As mentioned above, various embodiments of the present disclosure relate to a clipping detector circuit. [0032] In various embodiments, the clipping detector circuit is configured to detect clipping of a pulse-width modulated signal and comprises: a timer circuit configured to monitor edges of the pulse-width modulated signal and to: monitor a time period elapsing since a last occurrence of an edge in the pulse-width modulated signal, assert a first signal when said time period elapses, and de-assert the first signal and reset said time period as a result of an edge occurring in the pulse-width modulated signal; and a counter circuit configured to: monitor the pulse-width modulated signal and the first signal, determine the number of pulses in said pulse-width modulated signal since the last de-assertion of the first signal, and assert a second signal when the number of pulses in said pulse-width modulated signal since the last de-assertion of the first signal reaches a certain number m of pulses. [0033] In various embodiments, the clipping detector circuit is configured for generating at output a clipping detection signal indicative of whether the pulse-width modulated signal is clipped or not as a function of the first signal and the second signal. [0034] In various embodiments, the timer circuit in the clipping detector circuit is implemented with a further counter circuit configured to receive a clock signal and to assert the first signal as a result of a certain number n of periods of the clock signal elapsing since a last occurrence of an edge in the pulse-width modulated signal. [0035] In various embodiments, the clock signal has the same period of the pulse-width modulated signal. [0036] In various embodiments, the further counter circuit in the clipping detector circuit is configured to: receive the pulse-width modulated signal at a respective reset input and the clock signal at a respective clock input, increase a respective internal count number at each cycle of the clock signal and reset to zero the respective internal count number at each occurrence of an edge in the pulse-width modulated signal, and assert the first signal as a result of the respective internal count number reaching a certain number n. [0037] In various embodiments, the counter circuit in the clipping detector circuit is configured to: receive the first signal at a respective reset input and the pulse-width modulated signal at a respective clock input, increase a respective internal count number at each occurrence of a pulse in the pulse-width modulated signal and reset to zero the respective internal count number at each assertion of the first signal, and assert the second signal as a result of the respective internal count number reaching a certain number m. [0038] In various embodiments, the clipping detector circuit comprises an OR logic gate configured to generate the output clipping detection signal by performing OR processing of the first signal and a complemented replica of the second signal. [0039] Various embodiments relate to an electronic system comprising: a switching PWM modulator circuit configured to generate a pulse-width modulated signal by comparing a modulation signal to a periodic carrier signal, a clipping detector circuit according to one or more embodiments coupled to the switching PWM modulator circuit and configured to generate at output a clipping detection signal indicative of whether the pulse-width modulated signal is clipped or not, and a control unit configured to receive the clipping detection signal from the clipping detector circuit and to act on the switching PWM modulator circuit to counter clipping of the pulse-width modulated signal as a result of the clipping detection signal being indicative of the pulse-width modulated signal being clipped. [0040] Various embodiments relate to a method of detecting clipping of a pulse-width modulated signal by means of a circuit according to one or more embodiments or an electronic system according to one or more embodiments, the method comprising: monitoring edges of the pulse-width modulated signal, monitoring a time period elapsing since a last occurrence of an edge in the pulse-width modulated signal, asserting a first signal when said time period elapses, de-asserting the first signal and resetting said time period as a result of an edge occurring in the pulse-width modulated signal, determining the number of pulses in said pulse-width modulated signal since the last de-assertion of the first signal, asserting a second signal when the number of pulses in said pulse-width modulated signal since the last de-assertion of the first signal reaches a certain number m of pulses, and generating a clipping detection signal indicative of whether the pulse-width modulated signal is clipped or not as a function of the first signal and the second signal. Brief description of the figures [0041] One or more embodiments will now be described, by way of example only, with reference to the annexed figures, wherein:Figures 1 and 2 have been described in the foregoing; Figure 3 is a flow chart exemplary of one or more embodiments; Figure 4 is a circuit diagram exemplary of one or more embodiments; Figures 5 to 8 are exemplary of possible time behavior of signals in one or more embodiments; and Figure 9 is exemplary of a possible context of use of one or more embodiments. Detailed description [0042] In the ensuing description, one or more specific details are illustrated, aimed at providing an in-depth understanding of examples of embodiments of this description. The embodiments may be obtained without one or more of the specific details, or with other methods, components, materials, etc. In other cases, known structures, materials, or operations are not illustrated or described in detail so that certain aspects of embodiments will not be obscured. [0043] Reference to "an embodiment" or "one embodiment" in the framework of the present description is intended to indicate that a particular configuration, structure, or characteristic described in relation to the embodiment is comprised in at least one embodiment. Hence, phrases such as "in an embodiment" or "in one embodiment" that may be present in one or more points of the present description do not necessarily refer to one and the same embodiment. Moreover, particular conformations, structures, or characteristics may be combined in any adequate way in one or more embodiments. [0044] Throughout the figures annexed herein, like parts or elements are indicated with like references/numerals and a corresponding description will not be repeated for brevity. [0045] The references used herein are provided merely for convenience and hence do not define the extent of protection or the scope of the embodiments. [0046] Figure 3 is a flow chart exemplary of steps of a method of detecting clipping of a PWM signal according to one or more embodiments. [0047] The method comprises: monitoring a pulse-width modulated signal PWMout so to determine a time period elapsing since a last occurrence of an edge in the pulse-width modulated signal PWMout, asserting a first signal ClipDet when said time period reaches a certain threshold, de-asserting the first signal ClipDet and resetting the time period as a result of an edge occurring in the pulse-width modulated signal PWMout, determining a number of pulses in the pulse-width modulated signal PWMout since the last de-assertion of the first signal ClipDet, asserting a second signal ClipOut when the number of pulses in the pulse-width modulated signal PWMout since the last de-assertion of the first signal ClipDet reaches a certain number m of pulses, and generating a clipping detection signal ClipDet' indicative of whether the pulse-width modulated signal PWMout is clipped or not as a function of the first signal ClipDet and the second signal ClipOut. [0048] In particular, the method may comprise: receiving the pulse-width modulated signal PWMout, for instance generated by comparing a modulation signal Vmod with a periodic carrier signal Vtri (e.g., a triangular or saw-tooth periodic signal) in a switching PWM modulator circuit 10, receiving a clock signal ClkPkTri having the same period of the pulse-width modulated signal PWMout, for instance being synchronized with the periodic carrier signal Vtri (e.g., having falling and rising edges corresponding to peaks and valleys of the periodic carrier signal Vtri ), and generating thereby an output clipping detection signal ClipDet' indicative of whether the signal PWMout is clipped or not. [0049] It will be understood that receiving the signals PWMout and ClkPkTri and generating the signal ClipDet' are actions which may be performed continuously according to the method, with the value of the output signal ClipDet' which may change at any point in time as a function of the signal PWMout. [0050] In particular, after starting at a step 300, the method may comprise at a step 302 setting to a first (default) value the clipping detection signal ClipDet', the first value (e.g., ClipDet' = 0, de-asserted) being indicative of the signal PWMout not being clipped and the switching PWM modulator operating in the so-called "linear region". [0051] After setting the clipping detection signal ClipDet' to the first (default) value, the method may comprise periodically checking, for instance at each period of the clock signal ClkPkTri (e.g., at each rising or falling edge thereof), whether the signal PWMout has had at least one voltage transition (e.g., one rising edge or one falling edge, also referred to as voltage commutation in the present disclosure) over a certain time period TMAX, as exemplified by block 304 in Figure 3. For instance, the time period TMAX may correspond to a certain number n (e.g., n = 3) of the past (latest) periods of the clock signal ClkPkTri preceding the checking act 304. [0052] In case the signal PWMout has had at least one voltage transition over a time period TMAX preceding the checking act 304 (e.g., over n of the past periods of the clock signal ClkPkTri), corresponding to a positive outcome Y of block 304, the value of the clipping detection signal ClipDet' may not be changed (i.e., it may be left with the first value indicative of the signal PWMout not being clipped) and the checking act 304 may be repeated on the signal PWMout, e.g., at the next period of the clock signal ClkPkTri. [0053] Therefore, if the signal PWMout has at least one voltage transition every time period TMAX (e.g., every n clock periods), it may be detected as not clipped (saturated), and the method may cyclically go through steps 302 and 304, periodically performing the checking act 304 (e.g., at each clock cycle) and leaving unchanged the value of the clipping detection signal ClipDet' as long as the outcome of the checking act 304 is positive, i.e. as long as the signal PWMout is not clipped. [0054] In case the checking act 304 detects that the signal PWMout has not had at least one voltage transition over a time period TMAX preceding the checking act 304 (e.g., over n of the past latest periods of the clock signal ClkPkTri), corresponding to a negative outcome N of block 304, the value of the clipping detection signal ClipDet' may be changed (e.g., it may be switched to a second value indicative of the signal PWMout being clipped and the switching PWM modulator operating in the so-called "clipping region") in an act exemplified by block 306. [0055] After setting the clipping detection signal ClipDet' to the second value, the method may comprise again periodically checking, e.g., at each period of the clock signal ClkPkTri, whether the signal PWMout has had at least one voltage transition over a certain time period TMAX (e.g., again a certain number n of the past latest periods of the clock signal ClkPkTri), as exemplified by block 308 in Figure 3. [0056] In case the signal PWMout has not had at least one voltage transition over the time period TMAX (e.g., over n of the past periods of the clock signal ClkPkTri), corresponding to a negative outcome N of block 308, the value of the clipping detection signal ClipDet' may not be changed (i.e., it is left with the second value indicative of the signal PWMout being clipped) and the checking act 308 may be repeated on the signal PWMout, e.g., at the next period of the clock signal ClkPkTri. [0057] Therefore, if the signal PWMout remains clipped (saturated) with no voltage transitions over a time period TMAX (e.g., n of the past periods of the clock signal ClkPkTri), the method may cyclically go through steps 306 and 308, periodically performing the checking act 308 (e.g., at each clock cycle) and leaving unchanged the value of the clipping detection signal ClipDet' as long as the outcome of the checking act 308 is negative, i.e. as long as the signal PWMout is clipped. [0058] In case the checking act 308 detects that the signal PWMout has had at least one voltage transition over a time period TMAX (e.g., n of the past periods of the clock signal ClkPkTri), corresponding to a positive outcome Y of block 308, a further checking act 310 may be performed. [0059] The further checking act 310 comprises checking whether the signal PWMout has had at least a certain number m of pulses since the last occurrence of a negative outcome of the checking act 308, i.e. since the last time the signal PWMout was found to be clipped (saturated). [0060] In case the signal PWMout has not had a certain number m of pulses since the last occurrence of a negative outcome of the checking act 308 (negative outcome, N, of block 310), the value of the clipping detection signal ClipDet' may not be changed (i.e., it may be left with the second value indicative of the signal PWMout being clipped) and the checking act 308 may be repeated on the signal PWMout, e.g., at the next period of the clock signal ClkPkTri. [0061] Therefore, even if the signal PWMout may have (temporarily) exited from the saturation/clipping condition (as indicated by the positive outcome of the checking act 308), the clipping detection signal ClipDet' may be de-asserted (only) as a result of the signal PWMout comprising at least a certain number m of pulses since the last voltage transition over a time period TMAX detected in the signal PWMout. [0062] In case the checking act 310 detects that the signal PWMout has had a certain number m of pulses since the last occurrence of a negative outcome of the checking act 308 (positive outcome, Y, of block 310), the value of the clipping detection signal ClipDet' may be changed (e.g., it may be switched to the first value indicative of the signal PWMout not being clipped) and the method may resume operation from step 302. [0063] Therefore, advantageously with respect to known solutions, a method as exemplified in Figure 3 improves stability of the clipping detection signal ClipDet' in particular when the signal PWMout exits from the clipping condition, and/or in cases where the duty-cycle of signal PWMout is close to 0% or 100% (i.e., when signal PWMout is almost saturated and spurious commutations of the clipping detection signal ClipDet' may happen). [0064] Figure 4 is a circuit diagram exemplary of one or more embodiments suitable for implementing a method as exemplified with reference to Figure 3. [0065] In Figure 4, the reference number 12 indicates a clipping detection circuit 12 configured to co-operate with a switching PWM modulator circuit 10. [0066] As previously discussed, the switching PWM modulator circuit 10 is configured to generate a pulse-width modulated signal PWMout by comparing a modulation signal Vmod with a periodic carrier signal Vtri (e.g., a triangular or saw-tooth signal). [0067] The clipping detection circuit 12 comprises a first timer circuit 120 configured for monitoring whether the signal PWMout has had at least one voltage transition over a certain time period TMAX. [0068] For instance, the timer circuit 120 may be configured to sense (monitor) edges (rising and/or falling) of the signal PWMout and to assert (e.g., set to high) a respective output signal ClipDet as a result of a certain time period TMAX elapsing since the last occurrence of an edge in the signal PWMout, thereby indicating saturation of the signal PWMout. [0069] Additionally, the timer circuit 120 is configured to de-assert the respective output signal ClipDet and to reset the internal timer as a result of an edge occurring in the signal PWMout. [0070] Preferably, the timer circuit 120 may be implemented with a first up-counter 120 configured to receive the signal PWMout and a clock signal ClkPkTri. [0071] Thus, in the presently considered embodiment, the signal PWMout is received at a reset input R of the up-counter 120, so that the up-counter 120 periodically increases an internal count number (e.g., at each period of the clock signal ClkPkTri), with the internal count number being reset to zero at each occurrence of a pulse in the signal PWMout. [0072] As a result of the count of consecutive missing pulses in the signal PWMout reaching a certain value n (e.g., n = 6), the output signal ClipDet of the up-counter 120 is asserted (e.g., set to high), thereby indicating saturation of the signal PWMout. [0073] In a preferred embodiment, the clock signal ClkPkTri is synchronized with the periodic carrier signal Vtri. [0074] Additionally, a second up-counter 122 is provided in the clipping detection circuit 12. The second up-counter 122 is configured to: monitor the signal PWMout and the output signal ClipDet from the timer circuit 120, determine a number of pulses occurred in the signal PWMout since the last de-assertion of the output signal ClipDet from the timer circuit 120, and assert a respective output signal ClipOut when the number of pulses in the signal PWMout since the last de-assertion of the output signal ClipDet reaches a certain number m of pulses. [0075] In particular, the second up-counter 122 may be configured to receive the output signal ClipDet from the timer circuit 120 at a respective (asynchronous) reset input, and to receive the signal PWMout as a clock signal. [0076] Therefore, the second up-counter 122 increases (e.g., by one unit) a respective internal count number at each pulse occurring in the signal PWMout, with the respective internal count number being (asynchronously) reset to zero at each assertion of the signal ClipDet, i.e. when the signal PWMout is found to enter the clipping region. [0077] The second up-counter 122 therefore counts the number of pulses in the received signal PWMout since the last de-assertion of the signal ClipDet. [0078] As a result of the count of pulses in the received signal PWMout since the last de-assertion of the signal ClipDet reaching a certain value m (e.g., m = 3), the output signal ClipOut of the second up-counter 122 is asserted (e.g., set to high). [0079] Additionally, an output signal ClipDet' of the clipping detection circuit 12 may be generated at the output of an OR logic gate 124 which receives the signal ClipDet and a complemented replica of the signal ClipOut, as exemplified in Figure 4. [0080] In one or more embodiments, a modulation signal Vmod may cause the switching PWM modulator circuit 10 to operate in linear region (i.e., with Vtri,L < Vmod < Vtri,H ), resulting thereby in a pulse of the signal PWMout at each period of a clock signal ClkPkTri synchronized with the periodic carrier signal Vtri , or in saturation (clipping) region, resulting in a duty-cycle of the signal PWMout close to 0% or 100% and almost no pulses in the signal PWMout. [0081] As a result of the switching PWM modulator circuit 10 operating in linear region, the first timer circuit 120 may be reset at each period of the clock signal ClkPkTri, thereby keeping the signal ClipDet de-asserted (i.e., ClipDet = 0). Additionally, the second up-counter 122 does not get reset and provides a signal ClipOut asserted (i.e., ClipOut = 1). As a result, the output clipping detection signal ClipDet' is de-asserted, i.e. kept at a low logic level indicative of the signal PWMout not being clipped. [0082] As a result of the modulation signal Vmod decreasing below Vtri,L or increasing above Vtri,H, thereby causing the switching PWM modulator circuit 10 to start operating in clipping region, no pulses are generated in the signal PWMout. [0083] In case no pulses are generated in the signal PWMout for a certain period of time TMAX, e.g., for a certain number n of consecutive periods of the clock signal ClkPkTri, the signal ClipDet is commuted to a high logic value, thereby causing also the clipping detection signal ClipDet' to commute to a high logic value and the internal counter of the second up-counter 122 to be reset to zero. The switching PWM modulator circuit 10 is detected as being operating in clipping region. [0084] As long as no pulses are detected in the signal PWMout, the state of the clipping detection circuit 12 remains unaltered, with ClipDet = 1, ClipOut = 0 and ClipDet' = 1. [0085] As a result of a pulse being detected in the signal PWMout, the counter of the first timer circuit 120 is reset to zero causing the signal ClipDet to commute to low. With ClipDet = 0, the counter of the second up-counter 122 does not get reset and starts counting pulses in the signal PWMout. [0086] The state of the circuit remains unaltered, with ClipDet = 0, ClipOut = 0 and ClipDet' = 1, until the counter of the second up-counter 122 reaches a certain value m. In such case (and provided that ClipDet stays at a low logic value) the signal ClipOut commutes to a high logic value, resulting in the output clipping detection signal ClipDet' commuting to a low logic value. Thus, the switching PWM modulator circuit 10 is detected as being operating again in linear region. [0087] It will be noted that the signal ClipDet from the first timer circuit 120 being directly coupled to the OR logic gate 124 results in the output clipping detection signal ClipDet' commuting to high in any case as a result of n consecutive missing pulses being detected in the signal PWMout, independently from the value of the signal ClipOut. [0088] Figures 5 to 8 are exemplary of possible time behavior of signals in one or more embodiments, according to different operating status. [0089] For instance, Figure 5 is exemplary of a case wherein n = 6 and m = 3. The switching PWM modulator circuit 10 initially operates in linear region, with the first timer circuit 120 being reset at each period of the clock signal ClkPkTri and resulting in ClipDet = 0. The second up-counter 122 does not get reset and provides ClipOut = 1. As a result, ClipDet' = 0. As a result of the switching PWM modulator circuit 10 entering the clipping region, no pulses are generated in the signal PWMout. After n = 6 missing pulses in the signal PWMout, the signal ClipDet is commuted to a high logic value, thereby causing also the clipping detection signal ClipDet' to commute to a high logic value and the counter of the second up-counter 122 being reset to zero, resulting in ClipOut = 0. [0090] Figure 6 is exemplary of a case wherein the switching PWM modulator circuit 10 initially operates in linear region with ClipDet = 0, ClipOut = 1 and ClipDet' = 0, then transitions to the clipping region with ClipDet = 1, ClipOut = 0 and ClipDet' = 1 (i.e., the initial portion of the signals exemplified in Figure 6 may correspond to the final portion of the signals exemplified in Figure 5). [0091] As a result of a pulse P1 being detected in the signal PWMout, the counter of the first timer circuit 120 is reset to zero causing the signal ClipDet to commute to low. With ClipDet = 0, the counter of the second up-counter 122 does not get reset and starts counting pulses in the signal PWMout, with ClipOut = 0. As exemplified in Figure 6, the signal ClipOut is not commuted to high until the second up-counter 122 reaches the value m (e.g., m = 3) (not visible in Figure 6). [0092] As exemplified in Figure 7 (again, the initial portion of the signals exemplified in Figure 7 may correspond to the final portion of the signals exemplified in Figure 6), after the pair of pulses P1 and P2, the signal PWMout may not comprise other pulses for some time. In such case, if a number n (e.g., n = 6) of clock cycles elapse after the pulse P2 without any additional pulse in the signal PWMout, the signal ClipDet commutes again to high. The signal ClipOut stays low and the signal ClipDet' stays high, so that pulses P1 and P2 are identified as spurious pulses and do not cause the signal ClipDet' to commute to low. [0093] Figure 8 (again, the initial portion of the signals exemplified in Figure 8 may correspond to the final portion of the signals exemplified in Figure 7) is exemplary of a case wherein the switching PWM modulator circuit 10 initially operates in clipping region. As a result of a pulse P3 being detected in the signal PWMout, the counter of the timer circuit 120 is reset to zero causing the signal ClipDet to commute to low. With ClipDet = 0, the counter of the second up-counter 122 does not get reset and starts counting pulses P3, P4, P5, ... in the signal PWMout, with ClipOut = 0. Once the second up-counter 122 reaches the value m (e.g., m = 3), the signal ClipOut is commuted to high, determining a commutation to low of the signal ClipDet' which is indicative of the switching PWM modulator circuit 10 having exited from the clipping region. [0094] One or more embodiments may thus be suitable for use in PWM-modulation based system wherein detection of a saturated PWM signal may trigger feedback systems and/or corrective and/or diagnostic circuits. This may be the case, for instance, of audio amplifiers as exemplified in Figure 9. [0095] Figure 9 is a circuit diagram of a PWM amplifier 90 exemplary of a possible context of use of a clipping detection circuit 12 according to one or more embodiments. [0096] The PWM amplifier 90 is configured to receive an input analog signal Vin. The input analog signal Vin is propagated to an integrator circuit block 900, thereby generating a modulation signal Vmod. As described in the foregoing, the modulation signal Vmod is compared to a triangular or saw-tooth signal Vtri in a comparator circuit 104, thereby generating a PWM signal oscillating between values +Vsig and -Vsig. Such PWM signal is used for driving a PWM amplifier stage 902, e.g., a half-bridge arrangement, to generate an output PWM signal oscillating between values +Vpot and -Vpot . The output PWM signal is thus propagated through an LC filter block 904, thereby providing an output signal K·Vin which is an amplified replica of the input analog signal Vin. A feedback network 906 with a gain factor 1/K is also provided between the output of the PWM amplifier stage 902 and the input of the integrator circuit block 900. [0097] As exemplified in Figure 9, a clipping detection circuit 12 receives the signal PWMout generated at the output of the comparator circuit 104 and a clock signal ClkPkTri, possibly synchronized with the signal Vtri, to generate a clipping detection signal ClipDet'. For instance, the clipping detection signal ClipDet' may be received at a processing and/or control unit 92 (e.g., a microprocessor) which may use ClipDet' as a sort of interrupt signal and/or as a control signal for triggering feedback and/or corrective devices for limiting distortion effects on the output signal K·Vin of the PWM amplifier 90. [0098] One or more embodiments may advantageously be employed with high frequency (e.g., 2 MHz) switching PWM modulators. [0099] One or more embodiments may facilitate generating an output clipping detection signal ClipDet' which is stable and without spurious commutations or glitches due to the high frequency involved, and which is robust against oscillations and/or noise in the modulation signal Vmod. [0100] One or more embodiments may facilitate monitoring pulses in the signal PWMout in real time and independently from the clock signal. [0101] One or more embodiments may be tunable and/or adjustable, e.g., by tuning and/or adjusting the threshold values n and m of the first and second up-counters 120, 122, thereby making the behavior of the clipping detection circuit 12 adaptable to different applications and/or requirements. [0102] Without prejudice to the underlying principles, the details and embodiments may vary, even significantly, with respect to what has been described by way of example only, without departing from the extent of protection. [0103] The extent of protection is defined by the annexed claims.
权利要求:
Claims (8) [0001] A clipping detector circuit (12) configured to detect clipping of a pulse-width modulated signal (PWMout ) and comprising: - a timer circuit (120) configured to monitor edges of the pulse-width modulated signal (PWMout ) and to: - monitor a time period elapsing since a last occurrence of an edge in the pulse-width modulated signal (PCVMout ), - assert a first signal (ClipDet) when said time period elapses, and - de-assert the first signal (ClipDet) and reset said time period as a result of an edge occurring in the pulse-width modulated signal (PWMout ); and - a counter circuit (122) configured to: - monitor the pulse-width modulated signal (PWMout ) and the first signal (ClipDet), - determine the number of pulses in said pulse-width modulated signal (PWMout ) since the last de-assertion of the first signal (ClipDet), and - assert a second signal (ClipOut) when the number of pulses in said pulse-width modulated signal (PWMout ) since the last de-assertion of the first signal (ClipDet) reaches a certain number m of pulses, wherein the circuit is configured (124) for generating at output a clipping detection signal (ClipDet') indicative of whether the pulse-width modulated signal (PWMout ) is clipped or not as a function of the first signal (ClipDet) and the second signal (ClipOut). [0002] The clipping detector circuit (12) of claim 1, wherein the timer circuit (120) is implemented with a further counter circuit (120) configured to receive a clock signal (ClkPkTri) and to assert the first signal (ClipDet) as a result of a certain number n of periods of the clock signal (ClkPkTri) elapsing since a last occurrence of an edge in the pulse-width modulated signal (PWMout ). [0003] The clipping detector circuit (12) of claim 2, wherein the clock signal (ClkPkTri) has the same period of the pulse-width modulated signal (PWMout ). [0004] The clipping detector circuit (12) of claim 2 or claim 3, wherein the further counter circuit (120) is configured to: - receive the pulse-width modulated signal (PWMout ) at a respective reset input and the clock signal (ClkPkTri) at a respective clock input, - increase a respective internal count number at each cycle of the clock signal (ClkPkTri) and reset to zero the respective internal count number at each occurrence of an edge in the pulse-width modulated signal (PWMout ), and - assert the first signal (ClipDet) as a result of the respective internal count number reaching a certain number n. [0005] The clipping detector circuit (12) of any of the previous claims, wherein the counter circuit (122) is configured to: - receive the first signal (ClipDet) at a respective reset input and the pulse-width modulated signal (PWMout ) at a respective clock input, - increase a respective internal count number at each occurrence of a pulse in the pulse-width modulated signal (PWMout ) and reset to zero the respective internal count number at each assertion of the first signal (ClipDet), and - assert the second signal (ClipOut) as a result of the respective internal count number reaching a certain number m. [0006] The clipping detector circuit (12) of any of the previous claims, comprising an OR logic gate (124) configured to generate the output clipping detection signal (ClipDet') by performing OR processing of the first signal (ClipDet) and a complemented replica of the second signal (ClipOut). [0007] An electronic system (90) comprising: - a switching PWM modulator circuit (10) configured to generate a pulse-width modulated signal (PWMout ) by comparing a modulation signal (Vmod ) to a periodic carrier signal (Vtri ), - a clipping detector circuit (12) according to any of claims 1 to 6 coupled to the switching PWM modulator circuit (10) and configured to generate at output a clipping detection signal (ClipDet') indicative of whether the pulse-width modulated signal (PWMout ) is clipped or not, and - a control unit (92) configured to receive the clipping detection signal (ClipDet') from the clipping detector circuit (12) and to act on the switching PWM modulator circuit (10) to counter clipping of the pulse-width modulated signal (PWMout ) as a result of the clipping detection signal (ClipDet') being indicative of the pulse-width modulated signal (PWMout ) being clipped. [0008] A method of detecting clipping of a pulse-width modulated signal (PWMout ) by means of a circuit according to any of claims 1 to 6 or an electronic system according to claim 7, the method comprising: - monitoring edges of the pulse-width modulated signal (PWMout ), - monitoring a time period elapsing since a last occurrence of an edge in the pulse-width modulated signal (PWMout ), - asserting a first signal (ClipDet) when said time period elapses, - de-asserting the first signal (ClipDet) and resetting said time period as a result of an edge occurring in the pulse-width modulated signal (PWMout ), - determining the number of pulses in said pulse-width modulated signal (PWMout ) since the last de-assertion of the first signal (ClipDet), - asserting a second signal (ClipOut) when the number of pulses in said pulse-width modulated signal (PWMout ) since the last de-assertion of the first signal (ClipDet) reaches a certain number m of pulses, and - generating a clipping detection signal (ClipDet') indicative of whether the pulse-width modulated signal (PWMout ) is clipped or not as a function of the first signal (ClipDet) and the second signal (ClipOut).
类似技术:
公开号 | 公开日 | 专利标题 US20150326130A1|2015-11-12|Systems and methods for current control of power conversion systems US8711027B1|2014-04-29|Analog-to-digital converter with input voltage biasing DC level of resonant oscillator US4254303A|1981-03-03|Automatic volume adjusting apparatus KR100983946B1|2010-09-27|??-type ad converter, class-d amplifier, and dc-dc converter US9473017B2|2016-10-18|Control circuit, control method used in PFC circuit and power source system thereof US7348840B2|2008-03-25|Feedback controller for PWM amplifier CA1183271A|1985-02-26|Limiter with dynamic hysteresis US6782068B1|2004-08-24|PLL lockout watchdog KR100805437B1|2008-02-20|Class d amplifier US10461714B2|2019-10-29|Class D amplifier circuit US6140875A|2000-10-31|Device for amplifying digital signals TWI514750B|2015-12-21|Systems and methods to reduce idle channel current and noise floor in a pwm amplifier EP2070193B1|2018-12-12|Switching amplifier US9473087B2|2016-10-18|Class-D amplifier circuits JP4786879B2|2011-10-05|Class D power amplifier and method for preventing an excessive response phenomenon that occurs when returning from an abnormal state to a steady state CA2462757C|2008-03-25|Pulse width modulator having reduced signal distortion at low duty cycles US6469575B2|2002-10-22|Circuit for amplifying and outputting audio signals CN100508372C|2009-07-01|Class D amplifier KR20130022362A|2013-03-06|Frequency jittering control circuit and method for pfm power supply USRE44525E1|2013-10-08|Systems and methods for over-current protection JP2005537770A|2005-12-08|Input filter for AC motor phase current detection circuit TWI483541B|2015-05-01|Method for reducing noise in audio amplification systems US6198317B1|2001-03-06|Frequency multiplication circuit KR101120492B1|2012-03-02|Class-d amplifier US20010045868A1|2001-11-29|Frequency comparator and clock regenerating device using the same
同族专利:
公开号 | 公开日 CN212183498U|2020-12-18| US20200280287A1|2020-09-03| CN111628755A|2020-09-04| IT201900002953A1|2020-08-28|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题
法律状态:
2020-07-31| PUAI| Public reference made under article 153(3) epc to a published international application that has entered the european phase|Free format text: ORIGINAL CODE: 0009012 | 2020-07-31| STAA| Information on the status of an ep patent application or granted ep patent|Free format text: STATUS: THE APPLICATION HAS BEEN PUBLISHED | 2020-09-02| AK| Designated contracting states|Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR | 2020-09-02| AX| Request for extension of the european patent|Extension state: BA ME | 2021-03-05| STAA| Information on the status of an ep patent application or granted ep patent|Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE | 2021-04-07| 17P| Request for examination filed|Effective date: 20210226 | 2021-04-07| RBV| Designated contracting states (corrected)|Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR | 2022-02-04| STAA| Information on the status of an ep patent application or granted ep patent|Free format text: STATUS: EXAMINATION IS IN PROGRESS |
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|