![]() Tft device and electrostatic protection circuit of liquid crystal display panel
专利摘要:
A TFT device, comprising: a glass substrate (101); gate metals (102, 201) prepared on the surface of the glass substrate (101); a gate insulating layer (103) prepared on the surface of the glass substrate (101) and covering the gate metals (102, 201); IGZO layers (104, 202) prepared on the surface of the gate insulating layer (103); source metals (105, 203) and drain metals (106, 204) prepared on the surfaces of the IGZO layers (104, 202), a channel region being formed between the source metals (105, 203) and the drain metals (106, 204); and a diffraction metal (107) prepared on the surfaces of the IGZO layers (104, 202) and located in the channel region. 公开号:EP3683828A1 申请号:EP17925505.4 申请日:2017-11-10 公开日:2020-07-22 发明作者:Yang Zhao 申请人:Shenzhen China Star Optoelectronics Semiconductor Display Technology Co Ltd; IPC主号:H01L29-00
专利说明:
[0001] The present invention relates to a display technology, and more particularly to a TFT (thin film transistor) device and an electrostatic protection circuit of a liquid crystal display panel. BACKGROUND OF INVENTION [0002] In thin film transistor (TFT) liquid crystal display panels, there is more electrostatic damage. Electro-static discharge (ESD) can prevent instantaneously discharged current from flowing into a pixel array of a liquid crystal display panel from damaging TFT devices in the pixels. Even if the current flows into the pixel array, the ESD can also prevent the gate electrode or the source electrode of the TFT device from generating a large voltage. Therefore, before the current flows into the pixel array, a protection circuit is designed by arranging several TFT in series or in parallel. When there is an instantaneous high current, the instantaneous high current will directly flow into the ESD to protect the pixel array. [0003] An indium gallium zinc oxide (IGZO) TFT is referred to apply a metal oxide layer (IGZO) on an active layer of the TFT device so that migration of the channel carriers of the TFT device is significantly increased, thereby increasing response speed of the pixels. [0004] In an IGZO 4 MASK process (IGZO TFT 4 masks process), because the channel of the TFT is larger, a source metal, a drain metal, and the IGZO layer are prepared by the same mask, and then wet-etched three times. While repeated wet etching will cause over-etching defects of the IGZO layer, and thus affect performance of the TFT device. [0005] In summary, in current IGZO TFT fabrication process the IGZO layer will be over-etched after being etched several times, the over-etched IGZO layer will affect the performance of the TFT device and further affect response speed of the pixels of the liquid crystal display panel. SUMMARY OF INVENTION [0006] The present invention provides a Thin Film Transistor (TFT) device for reducing the over-etched degree of an indium gallium zinc oxide (IGZO) layer after being etched several times in the etching process, so as to protect the completion of the IGZO layer and further to solve the problems existing in the conventional IGZO preparation that the IGZO layer is over-etched after being etched several times. [0007] For solving above problems, the present invention provides solutions as follows:The present invention provides a TFT device, comprising: a glass substrate, a gate metal formed on a surface of the glass substrate; a gate insulating layer formed on the surface of the glass substrate, and covering the gate metal; an IGZO layer formed on a surface of the gate insulating layer; a source metal and a drain metal formed on a surface of the IGZO layer, wherein a channel area is formed between the source metal and the drain metal; and a diffraction metal formed on the surface of the IGZO layer and located within the channel area; wherein the diffraction metal is located at a middle position of the channel area. [0008] According to one preferred embodiment of the present invention, the diffraction metal covers at least a part of the surface of the IGZO layer. [0009] According to one preferred embodiment of the present invention, the IGZO layer is rectangular, and the IGZO layer comprises a first dimension parallel to short sides of the IGZO layer, and a second dimension parallel to long sides of the IGZO layer, wherein the diffraction metal covers the IGZO layer in the first dimension. [0010] According to one preferred embodiment of the present invention, the diffraction metal is rectangular, and the diffraction metal comprises long sides and short sides, wherein the long sides are parallel to the first dimension of the IGZO layer. [0011] According to one preferred embodiment of the present invention, the surface of the IGZO layer has at least one of the diffraction metal formed thereon. [0012] According to one preferred embodiment of the present invention, the surface of the IGZO layer has a first diffraction metal and a second diffraction metal arranged at intervals, wherein the first diffraction metal is near the source metal, and the second diffraction metal is near the drain metal, wherein the distance between the first diffraction metal and the source metal is equal to the distance between the second diffraction metal and the drain metal. [0013] According to one preferred embodiment of the present invention, the diffraction metal has a length ranging from 7µm to 9µm, and the diffraction metal has a width ranging from 4µm to 6µm. [0014] The present invention further provides a TFT device, comprising: a glass substrate; a gate metal formed on a surface of the glass substrate; a gate insulating layer formed on the surface of the glass substrate, and covering the gate metal; an IGZO layer formed on a surface of the gate insulating layer; a source metal and a drain metal formed on a surface of the IGZO layer, wherein a channel area is formed between the source metal and the drain metal; and a diffraction metal formed on the surface of the IGZO layer and located within the channel area. [0015] According to one preferred embodiment of the present invention, the diffraction metal covers at least a part of the surface of the IGZO layer. [0016] According to one preferred embodiment of the present invention, the IGZO layer is rectangular, and the IGZO layer comprises a first dimension parallel to short sides of the IGZO layer, and a second dimension parallel to long sides of the IGZO layer, wherein the diffraction metal covers the IGZO layer in the first dimension. [0017] According to one preferred embodiment of the present invention, the diffraction metal is rectangular, and the diffraction metal comprises long sides and short sides, wherein the long sides are parallel to the first dimension of the IGZO layer. [0018] According to one preferred embodiment of the present invention, the surface of the IGZO layer has at least one of the diffraction metal formed thereon. [0019] According to one preferred embodiment of the present invention, the surface of the IGZO layer has a first diffraction metal and a second diffraction metal arranged at intervals, wherein the first diffraction metal is near the source metal, and the second diffraction metal is near the drain metal, wherein the distance between the first diffraction metal and the source metal is equal to the distance between the second diffraction metal and the drain metal. [0020] According to one preferred embodiment of the present invention, the diffraction metal has a length ranging from 7µm to 9µm, and the diffraction metal has a width ranging from 4µm to 6µm. [0021] According to the above objects of the present invention, an electrostatic protection circuit of a liquid crystal display panel is provided. The electrostatic protection circuit is disposed at an input end of a pixel driving circuit of the liquid crystal display panel. The electrostatic protection circuit comprises a metal wiring and at least two TFT devices in series or in parallel; whereineach of the TFT devices comprises:a glass substrate;a gate metal formed on a surface of the glass substrate;a gate insulating layer formed on the surface of the glass substrate, and covering the gate metal;an IGZO layer formed on a surface of the gate insulating layer;a source metal and a drain metal formed on a surface of the IGZO layer, wherein a channel area is formed between the source metal and the drain metal; anda diffraction metal formed on the surface of the IGZO layer and located within the channel area. [0022] According to one preferred embodiment of the present invention, the diffraction metal covers at least a part of the surface of the IGZO layer. [0023] The beneficial effects of the present invention are as follows: Compared to the current IGZO TFT device, the IGZO TFT device provided by the present invention has a protection layer disposed on the IGZO layer for preventing the IGZO form over-etched during a multiple etching process. The over-etching issues of the IGZO layer which affects the performance of the TFT device and further affects the response speed of the pixels of the liquid crystal display panel in the production process of the current IGZO TFT can be solved. BRIEF DESCRIPTION OF DRAWINGS [0024] In order to more clearly illustrate the technical solutions in the embodiment or in the present invention, the following drawings, which are intended to be used in the description of the embodiment or of the present invention, will be briefly described. It is understood that the drawings described below are merely some embodiments of the present invention, and it will be possible to those skilled in the art to obtain other drawings according to these drawings without creative efforts.FIG. 1 is a schematic structure of film layers of a TFT (thin film transistor) device according to the present invention. FIG. 2 is a schematic structure of a top view of a TFT device according to the present invention. DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS [0025] The description of the following embodiments is used for exemplifying the specific embodiments of the present invention by referring to the accompany drawings. Furthermore, directional terms described by the present invention, such as upper, lower, front, back, left, right, inner, outer, side, etc., are only directions by referring to the accompanying drawings, and thus the directional terms are used to describe and understand the present invention, but the present invention is not limited thereto. In the drawings, like reference numerals designate like elements throughout the specification. [0026] The present invention is directed to over-etching issues of the indium gallium zinc oxide (IGZO) layer which affects performance of thin film transistor (TFT) devices and further affects response speed of pixels of the liquid crystal display panel in production process of current IGZO TFTs. This embodiment can solve the defects. [0027] As shown in FIG. 1, the present invention provides a TFT device, comprising a glass substrate 101; a gate metal 102 formed on a surface of the glass substrate 101; a gate insulating layer 103 formed on the surface of the glass substrate 101, and covering the gate metal 102; an IGZO layer 104 formed on a surface of the gate insulating layer 103; a source metal 105 and a drain metal 106 formed on a surface of the IGZO layer 104, wherein a channel area is formed between the source metal 105 and the drain metal 106; and a diffraction metal 107 formed on the surface of the IGZO layer 104 and located within the channel area. [0028] The source metal 105 and the drain metal 106 are electrically connected with the IGZO layer 104. The IGZO layer 104 is used for realizing electron migration between the source metal 105 and the drain metal 106. The length and the width of the IGZO layer 104 would affect the rate of the electron migration. After the IGZO layer 104 is etched, the surface of the IGZO layer 104 will be damaged, and the IGZO layer 104 is etched from a regular pattern to a special shape so that the width of a part of the IGZO layer 104 is reduced, the electron migration path changes to lower the rate of the electron migration. [0029] In the production process of the IGZO TFT, when the patterns of the source metal 105, the drain metal 106, and the IGZO layer 104 are formed, a photoresist layer is coated on the surface of the IGZO layer 104. After a mask process, the photoresist layer is developed and the photoresist layer on the IGZO LAYER 104 undergoes wet etching for three times. Duo to the material limitation, the IGZO layer 104 is easy to be affected by the wet etching compared to the metal layer. Therefore, when performing an exposure by using the mask, if the amount of light is too small, it will lead to an insufficient exposure depth of the source metal 105 and the drain metal 106. When the amount of light is too large, it will lead to an over exposure of the IGZO layer 104, and cause a damage to the shape IGZO layer 104 during the following wet etching process. [0030] When forming the diffraction metal 107, the diffraction metal 107, the source metal 105, and the drain metal 106 are prepared by the same mask. The mask needs to add a shielding pattern for forming the diffraction metal 107. When the mask is used for exposure, the exposure area corresponding to the IGZO layer 104 has the diffraction metal 107. When performing exposure, the diffraction metal 107 can achieve the light diffraction to change the light direction from the original irradiation on the photoresist layer of the IGZO to the surrounding, so that the light amount on the photoresist of the IGZO can be reduced. [0031] The diffraction metal 107 is not connected to any potential, it is only applied to achieve the light diffraction during the exposure process. [0032] The diffraction metal 107 covers at least a part of the surface of the IGZO layer 104. For example, the diffraction metal 107 covers 1/5 of the area of the IGZO layer 104. To fulfill the requirement of light diffraction, the oversized coverage of the diffraction metal 107 should be avoided to affect the thickness of the IGZO layer 104 [0033] As shown in FIG. 2, the present invention provides a TFT device, comprising a glass substrate; a gate metal 201 formed on a surface of the glass substrate; a gate insulating layer formed on the gate metal 201 and the surface of the glass substrate; an IGZO layer 202 formed on a surface of the gate insulating layer; a source metal 203 and a drain metal 204 formed on a surface of the IGZO layer 202, a channel area formed between the source metal 203 and the drain metal 204; and a diffraction metal 205 formed on the surface of the IGZO layer 202 and located within the channel area. [0034] The IGZO layer 202 is rectangular, and the IGZO layer 202 comprises a first dimension parallel to short sides of the IGZO layer 202, and a second dimension parallel to long sides of the IGZO layer 202, wherein the diffraction metal covers the IGZO layer 202 in the first dimension. The source metal 203 is near one end of the IGZO layer 202, and the drain metal 204 is near another relative end of the IGZO layer 202. [0035] The diffraction metal is disposed at a middle position of the channel area, so that the distribution of the diffraction light is even. If the diffraction metal shifts to any side of the channel area, the exposure of the channel area away from the diffraction metal will be increased, and finally the thickness of the IGZO layer 202 will be uneven. [0036] For example, the surface of the IGZO layer 202 has at least one of the diffraction metals. Furthermore, the surface of the IGZO layer 202 has two diffraction metals. On the surface of the IGZO layer 202, there are a first diffraction metal 2051 and a second diffraction metal 2052 arranged at intervals. The first diffraction metal 2051 is near the source metal 203, and the second diffraction metal 2052 is near the drain metal 204, wherein a distance between the first diffraction metal 2051 and the source metal 203 is equal to a distance between the second diffraction metal 2052 and the drain metal 204. [0037] The first diffraction metal 2051 and the second diffraction metal 2052 arranged at intervals can repeat the light diffraction between each other, so as to further reduce the intensity of the light irradiation to protect the IGZO layer 202. [0038] According to above objects of the present invention, a electrostatic protection circuit of a liquid crystal display panel is provided. The electrostatic protection circuit is disposed at an input end of a pixel driving circuit of the liquid crystal display panel. The electrostatic protection circuit comprises a metal wiring and at least two TFT devices in series or in parallel; wherein each of the TFT devices comprises: a glass substrate; a gate metal formed on a surface of the glass substrate; a gate insulating layer formed on the surface of the glass substrate, and covering the gate metal; an IGZO layer formed on a surface of the gate insulating layer; a source metal and a drain metal formed on a surface of the IGZO layer, wherein a channel area is formed between the source metal and the drain metal; and a diffraction metal formed on the surface of the IGZO layer and located within the channel area. [0039] The electrostatic protection circuit in this preferred embodiment has an operation principle the same as that of the TFT device in the abovementioned preferred embodiment. The specific principle can be referred to the operation principle of the TFT device, and does not repeat again. [0040] The beneficial effects of the present invention are as follows: Compared to the current IGZO TFT device, the IGZO TFT device provided by the present invention has a protection layer disposed on the IGZO layer for preventing the IGZO form over-etched during a multiple etching process. The over-etching issues of the IGZO layer which affects the performance of the TFT device and further affects the response speed of the pixels of the liquid crystal display panel in the production process of the current IGZO TFT can be solved. [0041] The present invention has been described with preferred embodiments thereof and it is understood that many changes and modifications to the described embodiments can be carried out by the skilled person in the art without departing from the scope and the spirit of the invention that is intended to be limited only by the appended claims.
权利要求:
Claims (16) [0001] A thin film transistor (TFT) device, comprising: a glass substrate; a gate metal formed on a surface of the glass substrate; a gate insulating layer formed on the surface of the glass substrate, and covering the gate metal; an indium gallium zinc oxide (IGZO) layer formed on a surface of the gate insulating layer; a source metal and a drain metal formed on a surface of the IGZO layer, wherein a channel area is formed between the source metal and the drain metal; and a diffraction metal formed on the surface of the IGZO layer and located within the channel area; wherein the diffraction metal is located at a middle position of the channel area. [0002] The TFT device according to claim 1, wherein the diffraction metal covers at least a part of the surface of the IGZO layer. [0003] The TFT device according to claim 2, wherein the IGZO layer is rectangular, and the IGZO layer comprises a first dimension parallel to short sides of the IGZO layer, and a second dimension parallel to long sides of the IGZO layer, wherein the diffraction metal covers the IGZO layer in the first dimension. [0004] The TFT device according to claim 3, wherein the diffraction metal is rectangular, and the diffraction metal comprises long sides and short sides, wherein the long sides are parallel to the first dimension of the IGZO layer. [0005] The TFT device according to claim 1, wherein the surface of the IGZO layer has at least one of the diffraction metal formed thereon. [0006] The TFT device according to claim 5, wherein the surface of the IGZO layer has a first diffraction metal and a second diffraction metal arranged at intervals, wherein the first diffraction metal is near the source metal, and the second diffraction metal is near the drain metal, wherein the distance between the first diffraction metal and the source metal is equal to the distance between the second diffraction metal and the drain metal. [0007] The TFT device according to claim 1, wherein the diffraction metal has a length ranging from 7µm to 9µm, and the diffraction metal has a width ranging from 4µm to 6µm. [0008] A thin film transistor (TFT) device, comprising: a glass substrate; a gate metal formed on a surface of the glass substrate; a gate insulating layer formed on the surface of the glass substrate, and covering the gate metal; an indium gallium zinc oxide (IGZO) layer formed on a surface of the gate insulating layer; a source metal and a drain metal formed on a surface of the IGZO layer, wherein a channel area is formed between the source metal and the drain metal; and a diffraction metal formed on the surface of the IGZO layer and located within the channel area. [0009] The TFT device according to claim 8, wherein the diffraction metal covers at least a part of the surface of the IGZO layer. [0010] The TFT device according to claim 9, wherein the IGZO layer is rectangular, and the IGZO layer comprises a first dimension parallel to short sides of the IGZO layer, and a second dimension parallel to long sides of the IGZO layer, wherein the diffraction metal covers the IGZO layer in the first dimension. [0011] The TFT device according to claim 10, wherein the diffraction metal is rectangular, and the diffraction metal comprises long sides and short sides, wherein the long sides are parallel to the first dimension of the IGZO layer. [0012] The TFT device according to claim 8, wherein the surface of the IGZO layer has at least one of the diffraction metal formed thereon. [0013] The TFT device according to claim 12, wherein the surface of the IGZO layer has a first diffraction metal and a second diffraction metal arranged at intervals, wherein the first diffraction metal is near the source metal, and the second diffraction metal is near the drain metal, wherein the distance between the first diffraction metal and the source metal is equal to the distance between the second diffraction metal and the drain metal. [0014] The TFT device according to claim 8, wherein the diffraction metal has a length ranging from 7µm to 9µm, and the diffraction metal has a width ranging from 4µm to 6µm. [0015] An electrostatic protection circuit of a liquid crystal display panel, disposed at an input end of a pixel driving circuit of the liquid crystal display panel, wherein the electrostatic protection circuit comprises a metal wiring and at least two thin film transistor (TFT) devices in series or in parallel; wherein each of the TFT devices comprises: a glass substrate; a gate metal formed on a surface of the glass substrate; a gate insulating layer formed on the surface of the glass substrate, and covering the gate metal; an indium gallium zinc oxide (IGZO) layer formed on a surface of the gate insulating layer; a source metal and a drain metal formed on a surface of the IGZO layer, wherein a channel area is formed between the source metal and the drain metal; and a diffraction metal formed on the surface of the IGZO layer and located within the channel area. [0016] The electrostatic protection circuit according to claim 15, wherein the diffraction metal covers at least a part of the surface of the IGZO layer.
类似技术:
公开号 | 公开日 | 专利标题 KR102080065B1|2020-04-07|Thin film transistor array substrate and method for fabricating the same CN100576550C|2009-12-30|Thin-film transistor array base-plate and manufacture method thereof US6858867B2|2005-02-22|Channel-etch thin film transistor TWI515910B|2016-01-01|Thin film transistor subtrate and manufacturing method thereof, display KR102089074B1|2020-03-13|Array Substrate for Display Panel and Manufacturing Method for the same US8754415B2|2014-06-17|High light transmittance in-plane switching liquid crystal display device and method for manufacturing the same US7768601B2|2010-08-03|Thin film transistor array panel and liquid crystal display including the panel US9698166B2|2017-07-04|Thin film transistor, method for manufacturing thin film transistor, array substrate, method for manufacturing array substrate, and display device KR20130054780A|2013-05-27|Array substrate for fringe field switching mode liquid crystal display device and method for fabricating the same JP6460584B2|2019-01-30|LTPS array substrate KR101251349B1|2013-04-05|Thin film trnasistor array panel, manufacturing method thereof and display apparatus having the same KR101071712B1|2011-10-11|Organic electroluminescent device and method for fabricating the same US6956626B2|2005-10-18|Thin film transistor liquid crystal display structure WO2011155133A1|2011-12-15|Liquid crystal display device and production method thereof US10333002B2|2019-06-25|Thin film transistor and manufacturing method thereof, array substrate and manufacturing method thereof, and display device TWI515483B|2016-01-01|Liquid crystal display device and method of fabricating the same KR20090044119A|2009-05-07|Thin film transistor substrate and method of manufacturing the same KR101152528B1|2012-06-01|Liquid crystal display device capable of reducing leakage current and fabrication method thereof KR102023937B1|2019-09-23|Thin film transistor array substrate and method for manufacturing the same CN108255354B|2021-03-12|Embedded touch display panel KR20110123626A|2011-11-15|Thin film transistor panel and method of manufacturing the same US20030213959A1|2003-11-20|Active matrix substrate for a liquid crystal display and method of forming the same KR101323408B1|2013-10-29|Method for fabricating liquid crystal display device KR20100049427A|2010-05-12|Dual panel type organic electroluminescent device and method of fabricating the same KR101221261B1|2013-01-11|Array substrate for LCD and the fabrication method thereof
同族专利:
公开号 | 公开日 JP2020532117A|2020-11-05| CN107664889B|2020-05-22| KR20200047722A|2020-05-07| WO2019051978A1|2019-03-21| CN107664889A|2018-02-06| EP3683828A4|2021-06-02|
引用文献:
公开号 | 申请日 | 公开日 | 申请人 | 专利标题
法律状态:
2019-03-22| STAA| Information on the status of an ep patent application or granted ep patent|Free format text: STATUS: THE INTERNATIONAL PUBLICATION HAS BEEN MADE | 2020-06-19| STAA| Information on the status of an ep patent application or granted ep patent|Free format text: STATUS: REQUEST FOR EXAMINATION WAS MADE | 2020-06-19| PUAI| Public reference made under article 153(3) epc to a published international application that has entered the european phase|Free format text: ORIGINAL CODE: 0009012 | 2020-07-22| 17P| Request for examination filed|Effective date: 20200327 | 2020-07-22| AK| Designated contracting states|Kind code of ref document: A1 Designated state(s): AL AT BE BG CH CY CZ DE DK EE ES FI FR GB GR HR HU IE IS IT LI LT LU LV MC MK MT NL NO PL PT RO RS SE SI SK SM TR | 2020-07-22| AX| Request for extension of the european patent|Extension state: BA ME | 2020-12-23| DAV| Request for validation of the european patent (deleted)| 2020-12-23| DAX| Request for extension of the european patent (deleted)| 2021-06-02| A4| Supplementary search report drawn up and despatched|Effective date: 20210503 | 2021-06-02| RIC1| Information provided on ipc code assigned before grant|Ipc: H01L 21/77 20170101AFI20210426BHEP Ipc: H01L 29/786 20060101ALI20210426BHEP Ipc: H01L 27/02 20060101ALI20210426BHEP |
优先权:
[返回顶部]
申请号 | 申请日 | 专利标题 相关专利
Sulfonates, polymers, resist compositions and patterning process
Washing machine
Washing machine
Device for fixture finishing and tension adjusting of membrane
Structure for Equipping Band in a Plane Cathode Ray Tube
Process for preparation of 7 alpha-carboxyl 9, 11-epoxy steroids and intermediates useful therein an
国家/地区
|